**MAX20840T** ### **General Description** The MAX20840T is a fully integrated, highly efficient, step-down DC-DC switching regulator with a PMBus interface. The device operates from 2.7V to 16V input supplies, and the output can be adjusted from 0.4V to 5.8V, delivering up to 40A of load current. The switching frequency of the device can be configured from 500kHz to 2MHz to provide optimization of the design in terms of size and performance. The MAX20840T utilizes fixed-frequency, current-mode control with internal compensation. The IC features selectable advanced modulation scheme (AMS) to provide improved performance during fast load transients. Operation settings and configurable features can be selected by connecting a pin-strap resistors from PGM\_ pins to ground or using PMBus commands. The MAX20840T has an internal 1.8V LDO output to power the gate drives ( $V_{CC}$ ) and internal circuitry (AVDD). The device also has an optional LDO input pin (LDOIN), allowing connection from a 2.5V to 5.5V bias input supply for optimized efficiency. The IC has multiple protections including positive and negative overcurrent protection, output overvoltage protection, and overtemperature protection to ensure robust design. The device is available in a 4.3mm x 6.55mm FC2QFN package. It supports -40°C to +125°C junction temperature operation. The MAX20840T is footprint compatible with the MAX20830/MAX20830T, MAX20810, and MAX20815. ### **Applications** - Data Center Power - Communications Equipment - Networking Equipment - Servers and Storage - Point-of-Load Voltage Regulators Ordering Information appears at end of data sheet. #### **Benefits and Features** - High Power Density with Low Component Count - Compact 4.3mm x 6.55mm, 16-Pin FC2QFN Package - · Internal Compensation - Single-Supply Operation with Integrated LDO for Bias Generation - Wide Operating Range - · 2.7V to 16V Input Voltage Range - 0.4V to 5.8V Output Voltage Range - 500kHz to 2MHz Configurable Switching Frequency - -40°C to +125°C Junction Temperature Range - Optimized Performance and Efficiency - 94.5% Peak Efficiency with V<sub>DDH</sub> = 12V and V<sub>OUT</sub> = 1.8V - High Efficiency with Optional External Bias Input Supply - · AMS to Improve Load-Transient Response - · Differential Remote Sense - PMBus Interface - Adaptive Voltage Scaling of 0.4V to 0.8V Reference Range - PMBus Telemetry of Output Current, Output Voltage, Input Voltage, and Junction Temperature | DESCRIPTION | CURRENT<br>RATING*<br>(A) | INPUT<br>VOLTAGE<br>(V) | OUTPUT<br>VOLTAGE<br>(V) | |----------------------------------------------------------|---------------------------|-------------------------|--------------------------| | Electrical Rating | 40 | 2.7 to 16 | 0.4 to 5.8 | | Thermal Rating T <sub>A</sub> = +55°C, 200LFM air flow | 40 | 12 | 0.8 | | Thermal Rating<br>T <sub>A</sub> = +85°C, no<br>air flow | 28 | 12 | 0.8 | \*Maximum $T_J$ = +125°C. For specific operating conditions, see the Safe Operating Area (SOA) curves in the <u>Typical Operating</u> <u>Characteristics</u> section. # **Simplified Application Circuit** ### **Absolute Maximum Ratings** | V <sub>DDH</sub> to PGND (Note 1) | 0.3V to +19V | |--------------------------------------|----------------| | LX to PGND (DC) | 0.3V to +19V | | LX to PGND (AC) (Note 2) | 10V to +23V | | (Note 3) | 10V to +25V | | V <sub>DDH</sub> to LX (DC) (Note 1) | 0.3V to +19V | | V <sub>DDH</sub> to LX (AC) (Note 2) | 10V to +23V | | (Note 3) | 10V to +25V | | BST to PGND (DC) | 0.3V to +21.5V | | BST to PGND (AC) (Note 2) | 7V to +25.5V | | (Note 3) | 7V to +27.5V | | BST to LX | 0.3V to +2.5V | | | | | PGND to AGND | 0.3V to +0.3V | |----------------------------------------|-------------------| | V <sub>CC</sub> to PGND | 0.3V to +2.5V | | AVDD to AGND | 0.3V to +2.5V | | LDOIN to AGND | 0.3V to +6V | | EN, PGOOD, CLK, DATA to AGND | 0.3V to +4V | | SNSP to AGND | 0.3V to AVDD+0.3V | | SNSN to AGND | 0.3V to +0.3V | | PGM0, PGM1 to AGND | 0.3V to AVDD+0.3V | | Peak LX Current | 53A to +78A | | Junction Temperature (T <sub>J</sub> ) | +150°C | | Storage Temperature Range | 65°C to +150°C | | Peak Reflow Temperature Lead-Free | +260°C | - **Note 1:** Input HF capacitors placed not more than 40 mils away from the V<sub>DDH</sub> pin are required to keep inductive voltage spikes within the Absolute Maximum limits. - Note 2: AC is limited to 25ns per cycle. - Note 3: AC is limited to 2ns per cycle. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **Package Information** #### **16 FC2QFN** | Package Code | F164A6F+2 | |---------------------------------------------------------------|------------------| | Outline Number | <u>21-100528</u> | | Land Pattern Number | <u>90-100191</u> | | THERMAL RESISTANCE | | | Junction to Ambient (θ <sub>JA</sub> ) | 44.3°C/W | | Junction to Case (θ <sub>JC</sub> ) | 7.5°C/W | | Junction to Ambient (θ <sub>JA</sub> ) on MAX20840TEVKIT# (no | 14.6°C/W | | heat sink, no airflow) | | For the latest package outline information and land patterns (footprints), go to <a href="www.analog.com/en/resources/packaging-quality-symbols-footprints/package-index.html">www.analog.com/en/resources/packaging-quality-symbols-footprints/package-index.html</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, Refer to <a href="https://www.analog.com/en/resources/technical-articles/thermal-characterization-of-ic-packages.html">www.analog.com/en/resources/technical-articles/thermal-characterization-of-ic-packages.html</a>. ### **Electrical Characteristics** (See <u>Typical Application Circuits</u>. $V_{DDH} = 12V$ , $V_{LDOIN} = 3.3V$ , $T_A = T_J = -40^{\circ}C$ to $+125^{\circ}C$ , unless otherwise noted. Specifications are production tested at $T_A = +32^{\circ}C$ ; limits within the operating temperature range are guaranteed by design and characterization.) | PARAMETER SYMBOL | | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|--------------------|--------------------------------------|-----|------|-----|-------| | INPUT SUPPLY | | | | | | | | Input Voltage Range | V <sub>DDH</sub> | | 2.7 | | 16 | V | | Input Supply Current | IVDDH | V <sub>LDOIN</sub> = 3.3V, EN = AGND | | 0.12 | | ^ | | | | V <sub>LDOIN</sub> = AGND, EN = AGND | | 6.5 | | mA | | Linear Regulator Input<br>Voltage | V <sub>LDOIN</sub> | | 2.5 | | 5.5 | V | | Linear Regulator Input<br>Current | I <sub>LDOIN</sub> | EN = AGND | | 6.4 | | mA | (See <u>Typical Application Circuits</u>. $V_{DDH} = 12V$ , $V_{LDOIN} = 3.3V$ , $T_A = T_J = -40^{\circ}C$ to $+125^{\circ}C$ , unless otherwise noted. Specifications are production tested at $T_A = +32^{\circ}C$ ; limits within the operating temperature range are guaranteed by design and characterization.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |-------------------------------------------|------------------------------------------|------------------------------------------------------------------------------|----------|------|-------|-------|--| | Internal LDO Regulated Output | V <sub>CC</sub> | | 1.71 | | 1.95 | V | | | | | V <sub>LDOIN</sub> = AGND | 114 | 175 | | | | | Linear Regulator | | V <sub>LDOIN</sub> = 5V | 137 | 230 | | mA | | | Current Limit | | V <sub>CC</sub> < 1.6V | | 30 | | 1 | | | AV/DD Lindon/oltogo | | VCC - 1.0V | | 30 | | | | | AVDD Undervoltage<br>Lockout | AVDD | Rising | 1.65 | 1.67 | 1.70 | V | | | AVDD Undervoltage<br>Lockout Hysteresis | | | | 55 | | mV | | | V <sub>DDH</sub> Undervoltage | V <sub>DDH</sub> | Rising | 2.4 | 2.5 | 2.6 | V | | | Lockout | | | | | | | | | V <sub>DDH</sub> Undervoltage | | | | 100 | | mV | | | Lockout Hysteresis VDDH Overvoltage | | | | | | | | | Lockout | $V_{DDH}$ | Rising (Note 4) | 17.3 | 17.8 | 18.3 | V | | | V <sub>DDH</sub> Overvoltage | | | 1 | | | | | | Lockout Hysteresis | | | | 500 | | mV | | | LDOIN Undervoltage | V | Di in a | 0.00 | 0.00 | 0.40 | | | | Lockout | V <sub>LDOIN</sub> | Rising | 2.26 | 2.33 | 2.40 | V | | | LDOIN Undervoltage | | | | 100 | | mV | | | Lockout Hysteresis | | | | | | | | | OUTPUT VOLTAGE RANG | GE AND ACCU | | | | | 1 | | | | | V <sub>REF</sub> = 0.5V | -0.6 | | +0.6 | | | | Feedback Voltage | V <sub>SNSP</sub> –<br>V <sub>SNSN</sub> | V <sub>REF</sub> = 0.4V to 0.8V | -1 | | +1 | % | | | Accuracy | | $V_{REF} = 0.4V \text{ to } 0.8V, T_A = T_J = 0^{\circ}\text{C to}$<br>+85°C | -0.64 | | +0.64 | | | | Positive Voltage Sense<br>Leakage Current | I <sub>SNSP</sub> | | -2 | | +2 | μA | | | Negative Voltage Sense Input Range | V <sub>SNSN</sub> | | -100 | | +100 | mV | | | Negative Voltage Sense<br>Bias Current | I <sub>SNSN</sub> | | | 310 | 550 | μA | | | SWITCHING FREQUENCY | Y | | • | | | | | | | | | | 500 | | | | | | | | | 600 | | | | | | | | | 750 | | | | | Switching Frequency | $f_{\sf SW}$ | | | 1000 | | kHz | | | | 311 | | | 1200 | | 1 | | | | | | | | | | | | | | | | 2000 | | | | | 0.71.5 | | (Note 4) | | 1500 | | | | | Switching Frequency Accuracy | | | -10 | | +10 | % | | | Minimum Controllable | | Inductor valley current ≤ 0A (Note 4) | <u> </u> | | 50 | | | | On-Time | | Inductor valley current > 0A (Note 5) | | | 45 | ns | | | Minimum Controllable | | | | 100 | | ns | | | Off-Time | | | | 100 | | 113 | | (See <u>Typical Application Circuits</u>. $V_{DDH} = 12V$ , $V_{LDOIN} = 3.3V$ , $T_A = T_J = -40^{\circ}C$ to $+125^{\circ}C$ , unless otherwise noted. Specifications are production tested at $T_A = +32^{\circ}C$ ; limits within the operating temperature range are guaranteed by design and characterization.) | PARAMETER | SYMBOL | COI | NDITIONS | MIN | TYP | MAX | UNITS | | |--------------------------------------------------------------------------|------------------------------------|-----------------------------------------|------------|------|-------|------|-------|--| | Initialization Time | t <sub>INIT</sub> | | | | 800 | | μs | | | EN E | | Rising | | 0.9 | | | ., | | | EN Threshold | | Falling | | | | 0.6 | V | | | | | Rising | | | 250 | | | | | EN Filtering Delay | | Falling | | | 2 | | μs | | | | | V <sub>SNSP</sub> – V <sub>SNSN</sub> | | | 0.5 | | | | | Soft Start-up Slew Rate | | V <sub>SNSP</sub> – V <sub>SNSN</sub> ( | Note 4) | | 0.167 | | V/ms | | | POWER GOOD AND FAL | JLT PROTECTION | ONS | | | | | ı | | | PGOOD Output Low | | I <sub>PGOOD</sub> = 4mA | | | | 0.4 | V | | | Output Undervoltage<br>(UV) Threshold | | V <sub>REF</sub> = 0.5V | | -16 | -13 | -10 | % | | | Output UV Deglitch<br>Delay | | | | | 4 | | μs | | | Output Overvoltage<br>Protection (OVP)<br>Threshold | | V <sub>REF</sub> = 0.5V | | 10 | 13 | 16 | % | | | Output OVP Threshold<br>Deglitch Delay | | | | | 2 | | μs | | | | | | POCP = 50A | 45 | 50 | 55 | | | | Positive Overcurrent | | Inductor peak | POCP = 43A | 39.1 | 43.4 | 47.7 | | | | Protection (POCP) Threshold | | current | POCP = 37A | 33.1 | 36.8 | 40.5 | A | | | | | | POCP = 30A | 27.3 | 30.3 | 33.3 | | | | POCP Deglitch Delay | t <sub>POCP</sub> | | | | 51 | | ns | | | Fast Positive<br>Overcurrent Protection<br>(FPOCP) Threshold | | | | 59.8 | 65 | 70.2 | А | | | Negative Overcurrent Protection (NOCP) Threshold to POCP Threshold Ratio | | | | | -83 | | % | | | NOCP Accuracy | | | | -20 | | +20 | % | | | BST UVLO Threshold | V <sub>BST</sub> – V <sub>LX</sub> | Rising | | 1.48 | 1.56 | 1.64 | V | | | BST UVLO Threshold<br>Hysteresis | | | | | 52 | | mV | | | Overtemperature<br>Protection (OTP) Rising<br>Threshold | | | | | 155 | | °C | | | OTP Accuracy | | | | | 6 | | % | | | OTP Hysteresis | | | | | 20 | | °C | | | Hiccup Protection Time | | OVP, POCP, or N | OCP | | 20 | | ms | | | DISCONTINUOUS COND | UCTION MODE | (DCM) OPERATIO | N (NOTE 4) | | | | | | | | | | POCP = 50A | | -1.58 | | | | | DCM Comparator | | Inductor valley | POCP = 43A | | -1.40 | | ] . | | | Threshold to Enter DCM | | current | POCP = 37A | | -1.07 | | A | | | | | | POCP = 30A | | -0.73 | | 1 | | (See <u>Typical Application Circuits</u>. $V_{DDH} = 12V$ , $V_{LDOIN} = 3.3V$ , $T_A = T_J = -40^{\circ}C$ to $+125^{\circ}C$ , unless otherwise noted. Specifications are production tested at $T_A = +32^{\circ}C$ ; limits within the operating temperature range are guaranteed by design and characterization.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------|---------------------|-----------------------------------------------|-------|------------------------|-------|-------| | DCM Comparator<br>Threshold to Exit DCM | | Inductor valley current 0.63 | | | Α | | | PMBus INTERFACE | | | | | | | | CLK, DATA Input Logic<br>Low Voltage | | | | | 0.7 | V | | CLK, DATA Input Logic<br>High Voltage | | | 1.45 | | | V | | CLK, DATA Input<br>Leakage Current | | | -1 | | +1 | μA | | DATA Output Logic Low | | Sinking 4mA | | | 0.4 | V | | PMBus Operating Frequency | f <sub>CLK</sub> | | | | 1000 | kHz | | DATA Hold Time from CLK | t <sub>HD_DAT</sub> | (Note 5) | 0 | | | ns | | DATA Setup Time from CLK | t <sub>SU_DAT</sub> | (Note 5) | 50 | | | ns | | CLK High Period | <sup>t</sup> HIGH | (Note 5) | 0.26 | | | μs | | CLK Low Period | t <sub>LOW</sub> | (Note 5) | 0.5 | | | μs | | PMBus TELEMETRY | | | | | | | | Reading Update Rate | | READ_IOUT, READ_VOUT, and READ_VIN | | 1.64 | | ms | | 3 1 | | READ_TEMPERATURE | | 3.13 | | | | READ_IOUT Range | | | 0 | | 50 | Α | | DEAD JOUE A | | I <sub>OUT</sub> = 0A | -1 | | +1 | | | READ_IOUT Accuracy | | 0A < I <sub>OUT</sub> < 50A | -3 | | +3 | Α | | READ_VOUT Range | | Feedback voltage sensed between SNSP and SNSN | | V <sub>REF</sub> ± 200 | | mV | | READ_VOUT Accuracy | | Feedback voltage sensed between SNSP and SNSN | -1.75 | | +1.75 | % | | READ_VIN Range | | | 2.3 | | 16 | V | | READ_VIN Accuracy | | | -400 | | +400 | mV | | READ_TEMPERATURE Range | | | -40 | | +150 | °C | | READ_<br>TEMPERATURE<br>Accuracy | | | | ±4 | | °C | | PROGRAMMING PINS | | | | | | | | PGM_ Pin Resistor<br>Range | | | 0.095 | | 115 | kΩ | | PGM_ Resistor<br>Accuracy | | | -1 | | +1 | % | Note 4: Options only selectable by PMBus. Note 5: Guaranteed by design. ### **Typical Operating Characteristics** (<u>Typical Application Circuits</u>, tested on MAX20840TEVKIT#, $V_{DDH}$ = 12V, $f_{SW}$ = 500kHz, $T_A$ = +25°C, inductor = FP1008R5-R180-R or 744309033 for $V_{OUT}$ > 2.5V, unless otherwise noted.) # **Pin Configurations** ## **Pin Descriptions** | PIN | NAME | FUNCTION | |-----|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | LX | Switching Node. Connect LX directly to the output inductor. | | 2 | BST | Bootstrap Pin. Connect a 0.47µF ceramic capacitor from BST to LX. | | 3 | V <sub>CC</sub> | Internal 1.8V LDO Output. Connect a 4.7µF or greater ceramic capacitor from V <sub>CC</sub> to PGND. | | 4 | LDOIN | Optional 2.5V to 5.5V LDO Input Supply. Leave this pin floating if unused. | | 5 | AVDD | 1.8V Supply for Analog Circuitry. Connect a 2.2 $\Omega$ to 4.7 $\Omega$ resistor from AVDD to V <sub>CC</sub> . Connect a 1 $\mu$ F or greater ceramic capacitor from AVDD to AGND. | | 6 | AGND | Analog Ground | | 7 | PGM0 | Program Input. Connect this pin to ground though a programming resistor. | | 8 | PGM1 | Program Input. Connect this pin to ground though a programming resistor. | | 9 | DATA | PMBus Data | | 10 | CLK | PMBus Clock | | 11 | SNSN | Output Voltage Remote Sense Negative Input | | 12 | SNSP | Output Voltage Remote Sense Positive Input Pin. Connect SNSP to output voltage at the load. A resistive voltage divider can be inserted between the output and SNSP to regulate the output above the reference voltage. | | 13 | PGOOD | Open-Drain Power Good Output | | 14 | EN | Output Enable | | 15 | $V_{DDH}$ | Regulator Input Supply | | 16 | PGND | Power Ground | ### **Block Diagram** ### **Detailed Description** #### **Control Architecture** ### **Fixed-Frequency Peak Current Mode Control Loop** The MAX20840T control loop is based on fixed-frequency peak current-mode control architecture. A simplified control architecture is shown in Figure~1. The loop contains an error amplifier stage, internal voltage loop compensation network, current sense, internal slope compensation, and a PWM modulator that generates the PWM signals to drive high-side and low-side MOSFETs. The device has a default 0.5V feedback reference voltage ( $V_{REF}$ ). The reference voltage can be adjusted by the PMBus VOUT\_COMMAND from 0.4V to 0.8V with 1.95mV resolution (refer to the FI max20840T PMBus Command Set User Guide). The difference between $V_{REF}$ and the sensed output voltage is amplified by the first error amplifier. Its output voltage ( $V_{ERR}$ ) is used as the input of the voltage loop compensation network. The output of the compensation network ( $V_{COMP}$ ) is fed to a PWM comparator with a current-sense signal ( $V_{ISENSE}$ ) and slope compensation ( $V_{RAMP}$ ). The output of the PWM comparator is the input of the PWM modulator. The turning on of the high-side MOSFET is aligned with an internal clock. It can either be a fixed-frequency clock or a phase-shifted clock if the advanced modulation scheme (AMS) is enabled. Figure 1. Simplified Control Architecture #### **Advanced Modulation Scheme (AMS)** The MAX20840T offers a selectable advanced modulation scheme (AMS) to provide improved transient response. AMS provides significant advantage over conventional fixed-frequency PWM schemes. Enabling the AMS feature allows for modulation at both leading and trailing edges, which result a temporary increase or decrease of the switching frequency during large load transients. *Figure 2* shows the scheme to include leading-edge modulation to the traditional trailing-edge modulation when AMS is enabled in the device. The modulation scheme allows the turn on and off with minimal delay. Since the total inductor current increases very quickly, thus satisfying the load demand, the current drawn from output capacitors is reduced. With AMS enabled, the system closed-loop bandwidth can be extended without a phase-margin penalty. As a result, the output capacitance can be minimized. Figure 2. AMS Operation #### **Discontinuous Conduction Mode (DCM) Operation** Discontinuous conduction mode (DCM) operation is an optional feature to improve light load efficiency. The device has a DCM current detection comparator to monitor the inductor valley current while operating in continuous conduction mode (CCM). At light load, if the inductor valley current is below the DCM comparator threshold for 56 consecutive cycles, the device transitions seamlessly to DCM. Once in DCM, the switching frequency decreases as load decreases. The device will transition back to CCM operation as soon as the inductor valley current is higher than 0A. For the MAX20840T, DCM is disabled by default; it can be enabled by the PMBus MFR\_PINSTRAP command (refer to the MAX20840T PMBus Command Set User Guide). #### **Internal Linear Regulator** The device contains an internal 1.8V linear regulator (LDO). The 1.8V LDO output voltage on $V_{CC}$ is derived from $V_{DDH}$ pin by default. To improve efficiency, an optional 2.5V to 5.5V bias input supply can be applied on the LDOIN pin so that the 1.8V voltage on $V_{CC}$ is converted from the LDOIN pin instead. The optional LDOIN bias input supply can be applied or removed anytime during regulation without affecting operation. The 1.8V voltage on the $V_{CC}$ pin supplies the current to the MOSFET drivers. A decoupling capacitor of at least 4.7 $\mu$ F must be connected between $V_{CC}$ and PGND. The AVDD pin of the device also requires a 1.8V supply to power the device's internal analog circuitry. A 2.2 $\Omega$ to 4.7 $\Omega$ resistor must be connected between AVDD and $V_{CC}$ . A 1 $\mu$ F or greater decoupling capacitor must be used between AVDD and AGND. #### Startup and Shutdown Startup and shutdown timing is shown in <u>Figure 3</u>. When AVDD pin voltage is above its rising UVLO threshold, the device goes through an initialization procedure. Configuration settings on PGM\_ pins are read. Once initialization is complete, the device detects V<sub>DDH</sub> and EN statuses. When both are above their rising thresholds, soft startup begins, and switching is enabled. The output voltage of the enabled output starts to ramp up. The soft startup slew rate is by default 0.5V/ms (referring to the feedback voltage V<sub>SNSP</sub> – V<sub>SNSN</sub>). Users can select the 0.167mV/ms option with the PMBus MFR\_SCENARIO\_1 command (refer to the <u>MAX20840T PMBus Command Set User Guide</u>). If there are no faults, the open-drain PGOOD pin is released from being held low after the soft startup ramp is complete. The device supports smooth startup with the output prebiased. During operation, if EN falls below its threshold, switching is stopped immediately. The output voltage is discharged by the load current. When PMBus is used, the hardware EN signal can be bypassed by the OPERATION command when the ON\_OFF\_CONFIG command is programmed to select certain configurations. Refer to the <u>MAX20840T PMBus Command</u> Set User Guide for more details. Figure 3. Startup and Shutdown Timing #### **Fault Handling** #### Input Undervoltage and Overvoltage Lockout (VDDH UVLO, VDDH OVLO) The MAX20840T internally monitors the $V_{DDH}$ voltage level. When the input supply voltage is below the $V_{DDH}$ UVLO threshold, the device stops switching and drives the PGOOD pin low. The device restarts after 20ms if the UVLO status is cleared. See the *Startup and Shutdown* section for the startup sequence. The overvoltage lockout (OVLO) is disabled by default and can be enabled by the PMBus MFR\_SCENARIO\_1 command (refer to the <u>MAX20840T PMBus Command Set User Guide</u>). If V<sub>DDH</sub> OVLO is enabled, when the input supply is above its V<sub>DDH</sub> OVLO threshold, the device stops switching and drives the PGOOD pin low. The device restarts after 20ms if the OVLO status is cleared. See the <u>Startup and Shutdown</u> section for startup sequence. #### **Output Overvoltage Protection (OVP)** The feedback voltage of V<sub>SNSP</sub> - V<sub>SNSN</sub> is monitored for output overvoltage once the soft startup ramp is complete. If the feedback voltage is above the OVP threshold beyond the OVP deglitch filtering delay, the device stops switching and drives the PGOOD pin low. The device restarts after 20ms if the OVP status is cleared. #### Positive Overcurrent Protection (POCP) and Fast Positive Overcurrent Protection (FPOCP) The device's peak current mode control architecture provides inherent current limiting and short-circuit protection. The inductor current is continuously monitored while switching. The inductor peak current is limited on a cycle-by-cycle basis. In each switching cycle, once the sensed inductor current exceeds the POCP threshold, the device turns off the high-side MOSFET and turns on the low-side MOSFET to allow the inductor current to be discharged by output voltage. An updown counter is used to accumulate the number of consecutive POCP events each switching cycle. If the counter exceeds 1024, the device stops switching and drives the PGOOD pin low. POCP is a hiccup protection and the device restarts after 20ms. The MAX20840T offers four POCP thresholds (50A, 43A, 37A and 30A), which can be selected by PGM0 pin (see the <u>Pin-Strap Programmability</u> section). Due to POCP deglitch delay, for a specific application use case, the actual POCP threshold should be higher (see the <u>Output Inductor Selection</u> section). Besides the current-limiting POCP, the device also features an FPOCP, which is intended to protect extreme overcurrent conditions including inductor short or saturation. The FPOCP has a threshold of 65A. Once the sensed inductor current exceeds the FPOCP threshold, the device stops switching, drives the PGOOD pin low, and latches the device. It requires cycling power to clear the latched FPOCP fault and resume operation. #### **Negative Overcurrent Protection (NOCP)** The device also has negative overcurrent protection against inductor valley current. The NOCP threshold is -83% of the POCP threshold. In each switching cycle, once the sensed inductor current exceeds the NOCP threshold, the device turns off the low-side MOSFET and turns on the high-side MOSFET for a fixed 180ns time to allow the inductor current to be charged by input voltage. Same as POCP, an up-down counter is used to accumulate the number of consecutive NOCP events. If the counter exceeds 1024, the device stops switching and drives PGOOD pin low. NOCP is a hiccup protection, and the device restarts after 20ms. #### **Bootstrap Voltage Undervoltage (BST UVLO)** A 0.47µF capacitor is required to be connected between the BST pin and the LX pin. The BST-to-LX differential voltage holds the gate drive supply for the high-side MOSFET. Once this voltage falls below the BST UVLO threshold, the device stops switching and drives the PGOOD pin low. The device restarts after 20ms if the BST UVLO status is cleared. #### **Overtemperature Protection (OTP)** The overtemperature protection threshold is +155°C with 20°C hysteresis. If the junction temperature reaches OTP threshold during operation, the device stops switching and drives PGOOD pin low. The device restarts after 20ms if the OTP status is cleared. #### **Pin-Strap Programmability** The MAX20840T has two program pins (PGM0 and PGM1) to set some of the key configurations of the device. The PGM\_ values are read during startup initialization. PGM0 and PGM1 each have 32 detection levels. A pin-strap resistor is connected from PGM\_ pin to AGND to select one of the 32 codes. PGM0 is used to select the POCP level and PMBus address, as shown in <u>Table 1</u>. PGM1 is used to select the switching frequency and a predefined scenario, which is defined in <u>Table 2</u>. Table 1. PGM0 POCP and PMBus Address Selections | PGM0 | D | POCP | PMBus | |-------|--------------------------|------|---------| | CODES | R <sub>PGM0</sub><br>(Ω) | (A) | ADDRESS | | 0 | 95.3 | (A) | 0x30h | | 1 | 200 | - | 0x30h | | 2 | 309 | - | 0x31h | | 3 | 422 | 50 | 0x32h | | 4 | 536 | 50 | 0x34h | | 5 | 649 | - | 0x34h | | 6 | 768 | - | 0x36h | | 7 | 909 | - | 0x37h | | 8 | 1050 | | 0x3711 | | 9 | 1210 | - | 0x31h | | 10 | 1400 | - | 0x31h | | 11 | 1620 | 1 | 0x33h | | 12 | 1870 | 43 | 0x34h | | 13 | 2150 | - | 0x35h | | 14 | 2490 | - | 0x36h | | 15 | 2870 | - | 0x37h | | 16 | 3740 | | 0x30h | | 17 | 8060 | | 0x31h | | 18 | 12400 | | 0x32h | | 19 | 16900 | 1 | 0x33h | | 20 | 21500 | 37 | 0x34h | | 21 | 26100 | | 0x35h | | 22 | 30900 | | 0x36h | | 23 | 36500 | | 0x37h | | 24 | 42200 | | 0x30h | | 25 | 48700 | | 0x31h | | 26 | 56200 | ] | 0x32h | | 27 | 64900 | 20 | 0x33h | | 28 | 75000 | 30 | 0x34h | | 29 | 86600 | | 0x35h | | 30 | 100000 | ] | 0x36h | | 31 | 115000 | | 0x37h | Table 2. PGM1 Switching Frequency and Scenario Selection | PGM1<br>CODES | R <sub>PGM1</sub> (Ω) | SWITCHING<br>FREQUENCY<br>(kHz) | SCENARIO# | |---------------|-----------------------|---------------------------------|-----------| | 0 | 95.3 | | Α | | 1 | 200 | | В | | 2 | 309 | 500 | С | | 3 | 422 | | D | | 4 | 536 | | E | | 5 | 649 | | F | | 6 | 768 | | Α | | 7 | 909 | | В | | 8 | 1050 | 600 | С | | 9 | 1210 | | D | | 10 | 1400 | | E | | 11 | 1620 | | F | | 12 | 1870 | | Α | |----|--------|------|---| | 13 | 2150 | | В | | 14 | 2490 | 750 | C | | 15 | 2870 | 750 | D | | 16 | 3740 | | Е | | 17 | 8060 | | F | | 18 | 12400 | | Α | | 19 | 16900 | 1000 | В | | 20 | 21500 | | C | | 21 | 26100 | | D | | 22 | 30900 | | Ш | | 23 | 36500 | | F | | 24 | 42200 | | Α | | 25 | 48700 | | В | | 26 | 56200 | 1200 | С | | 27 | 64900 | 1200 | D | | 28 | 75000 | | Е | | 29 | 86600 | | F | | 30 | 100000 | 2000 | Α | | 31 | 115000 | 2000 | В | The MAX20840T has six predefined scenarios, as summarized in <u>Table 3</u>, which can be selected by a pin-strap resistor connected from the PGM1 pin to AGND. See the <u>Voltage Loop Gain</u> section for information about how to select the voltage loop gain resistance (R<sub>VGA</sub>) for optimized control loop performance. For each scenario, the AMS option can also be selected. **Table 3. Predefined Scenarios** | SCENARIO# | R <sub>VGA</sub><br>(kΩ) | AMS OPTION | VOLTAGE LOOP ZERO<br>(kHz) | SLOPE COMPENSATION (µA) | |-----------|--------------------------|------------|----------------------------|-------------------------| | Α | 10.1 | Disabled | 5 | 1.96 | | В | 22.7 | Disabled | 5 | 1.96 | | С | 15.7 | Enabled | 8.85 | 2.52 | | D | 31.3 | Enabled | 8.85 | 2.52 | | E | 22.7 | Enabled | 8.85 | 2.52 | | F | 44.8 | Enabled | 8.85 | 2.52 | Besides the pin-strap selectable configurations and predefined scenarios, more device configurations can be selected using the PMBus manufacturer-specific device operating configurations commands (refer to the <u>MAX20840T PMBus</u> <u>Command Set User Guide</u>). #### **PMBus Interface** PMBus is an industry standard that defines a means of communication with power conversion devices. It is comprised of an industry-standard SMBus serial interface and the PMBus command language. The MAX20840T supports PMBus interface to communicate with a host (controller) device. The device PMBus address is selected by a pin-strap resistor connected from PGM0 pin to AGND (see the <u>Pin-Strap Programmability</u> section). <u>Table 4</u> shows the supported PMBus commands. For the detailed PMBus command definition and the application note, refer to <u>MAX20840T PMBus Command Set User Guide</u>. **Table 4. Supported PMBus Commands** | COMMAND<br>CODE | COMMAND NAME | DESCRIPTION | TYPE | DATA<br>FORMAT | FACTORY<br>VALUE | |-----------------|---------------|--------------------------------------------|----------|----------------|------------------| | 0x01 | OPERATION | Output enable/disable | R/W byte | Bit field | 0x80 | | 0x02 | ON_OFF_CONFIG | EN pin and PMBus OPERATION command setting | R/W byte | Bit field | 0x1F | | 0x03 | CLEAR_FAULTS | Clear any fault bits that have been set. | Send byte | | N/A | |------|---------------------|----------------------------------------------------------------------------|-----------|-----------|------------| | 0x10 | WRITE_PROTECT | Level of protection provided by the device against accidental changes | R/W byte | Bit field | 0x20 | | 0x19 | CAPABILITY | Summary of PMBus optional communication protocols supported by this device | R byte | Bit field | 0xC0 | | 0x20 | VOUT_MODE | Output voltage data format and mantissa exponent | R byte | Bit field | 0x17 | | 0x21 | VOUT_COMMAND | Feedback reference voltage setpoint | R/W word | ULINEAR16 | 0x0100 | | 0x24 | VOUT_MAX | Upper limit of reference voltage setpoint | R/W word | ULINEAR16 | 0x019A | | 0x78 | STATUS_BYTE | One-byte summary of the unit's fault condition | R byte | Bit field | N/A | | 0x79 | STATUS_WORD | Two-byte summary of the unit's fault condition | R word | Bit field | N/A | | 0x7A | STATUS_VOUT | Output voltage fault and warning status | R byte | Bit field | N/A | | 0x7B | STATUS_IOUT | Output current fault and warning status | R byte | Bit field | N/A | | 0x7C | STATUS_INPUT | Input voltage fault and warning status | R byte | Bit field | N/A | | 0x7D | STATUS_TEMPERATURE | IC junction temperature fault and warning status | R byte | Bit field | N/A | | 0x7E | STATUS_CML | Communication fault and warning status | R byte | Bit field | N/A | | 0x80 | STATUS_MFR_SPECIFIC | Manufacturer-specific fault and warning status | R byte | Bit field | N/A | | 0x88 | READ_VIN | Input voltage telemetry | R word | LINEAR11 | N/A | | 0x8B | READ VOUT | Feedback voltage telemetry | R word | ULINEAR16 | N/A | | 0x8C | READ_IOUT | Output current telemetry | R word | LINEAR11 | N/A | | 0x8D | READ_TEMPERATURE_1 | IC junction temperature telemetry | R word | LINEAR11 | N/A | | 0xAD | IC_DEVICE_ID | Device root part number | R block | ASCII | "MAX20840" | | 0xAE | IC_DEVICE_REV | Device revision code | R block | ASCII | N/A | | 0xD0 | MFR_PINSTRAP | Manufacturer-specific device operating configurations | R/W byte | Bit field | N/A | | 0xD1 | MFR_SCENARIO_0 | Manufacturer-specific device operating configurations | R/W byte | Bit field | N/A | | 0xD2 | MFR_SCENARIO_1 | Manufacturer-specific device operating configurations | R/W byte | Bit field | N/A | | 0xD3 | MFR_SCENARIO_2 | Manufacturer-specific device operating configurations | R/W byte | Bit field | N/A | ### **Reference Design Procedure** #### **Output Voltage Sensing** The MAX20840T has a default 0.5V feedback reference voltage ( $V_{REF}$ ). The reference voltage can be adjusted by the PMBus VOUT\_COMMAND from 0.4V to 0.8V with 1.95mV resolution (refer to the <u>MAX20840T PMBus Command Set User Guide</u>). When the desired output voltage is higher than $V_{REF}$ , it is required to use resistor-dividers $R_{FB1}$ and $R_{FB2}$ to sense the output voltage (see the <u>Simplified Application Circuit</u>). It is recommended that the value $R_{FB2}$ does not exceed 2.5k $\Omega$ . The resistor-divider ratio is given by the following equation: $$V_{OUT} = V_{REF} \times \left(1 + \frac{R_{FB1}}{R_{FB2}}\right)$$ where: V<sub>OUT</sub> = Output voltage V<sub>REF</sub> = Reference voltage R<sub>FB1</sub> = Top resistor-divider R<sub>FB2</sub> = Bottom resistor-divider #### **Switching Frequency Selection** The MAX20840T offers a wide range of selectable switching frequencies from 500kHz to 2MHz. The selection of switching frequencies can be optimized for different applications. Higher switching frequencies are recommended for applications prioritizing solution size so that the value and size of output LC filter can be reduced. Lower switching frequencies are recommended for applications prioritizing efficiency and thermal dissipation due to reduced switching losses. It is required that the frequency be selected so that the minimum controllable on-time and minimum controllable off-time are not violated. The maximum recommended switching frequency is calculated by the following equation: $$f_{SW(MAX)} = MIN\left\{\frac{V_{OUT}}{t_{ON(MIN)} \times V_{DDH(MAX)}}, \frac{V_{DDH(MIN)} - V_{OUT}}{t_{OFF(MIN)} \times V_{DDH(MIN)}}\right\}$$ where: f<sub>SW(MAX)</sub> = Maximum selectable switching frequency V<sub>DDH(MAX)</sub> = Maximum input voltage V<sub>DDH(MIN)</sub> = Minimum input voltage t<sub>ON(MIN)</sub> = Minimum controllable on-time toff(MIN) = Minimum controllable off-time The MAX20840T internally has a slope compensation applied to the current loop during on-time to guarantee stability and improve noise immunity. To avoid slope compensation saturating the current loop, it is required that the maximum on-time be limited by: $$t_{ON(MAX)} = \frac{3.33pF\left[800mV - \left(I_{OUT(MAX)} + \frac{I_{RIPPLE}}{2}\right) \times \frac{1.6\Omega}{125}\right]}{I_{SLOPE}}$$ where: t<sub>ON(MAX)</sub> = Maximum on-time of the high-side MOSFET I<sub>OUT(MAX)</sub> = Maximum load current IRIPPI F = Inductor current ripple peak-to-peak value I<sub>SLOPE</sub> = Internal slope compensation amplitude The default value is set by the scenario selected (<u>Table 3</u>), and the value can be adjusted by the PMBus MFR\_SCENARIO\_0 command (refer to the <u>MAX20840T PMBus Command Set User Guide</u>). The minimum recommended switching frequency is calculated by the following equation: $$f_{SW(MIN)} \; = \; \frac{V_{OUT}}{t_{ON(MAX)} \times V_{DDH(MIN)}} \label{eq:fswmin}$$ where: f<sub>SW(MIN)</sub> = Minimum selectable switching frequency Due to system noise injection, even at steady state operation, typically the LX rising and falling edges would have some random jittering noise. The selection of the switching frequency $f_{SW}$ should consider the jittering and be higher than $f_{SW(MIN)}$ and lower than $f_{SW(MAX)}$ . To improve the LX jittering, it is recommended to use smaller inductor values and lower voltage loop gain to minimize the noise sensitivity. #### **Output Inductor Selection** The output inductor has an important influence on the overall size, cost, and efficiency of the voltage regulator. Because the inductor is typically one of the larger components in the system, a minimum inductor value is particularly important in space-constrained applications. Smaller inductor values also permit faster transient response, thus reducing the amount of output capacitance needed to maintain transient tolerance. Typically, the output inductor is selected so that the inductor current ripple is 20% to 40% of the maximum load current for optimized performance. To improve current loop noise immunity, it is recommended that the inductor current ripple is at least 7A. The inductor value is calculated by the following equation: $$L = \frac{V_{OUT}(V_{DDH} - V_{OUT})}{V_{DDH} \times I_{RIPPLE} \times f_{SW}}$$ where: V<sub>DDH</sub> = Input voltage IRIPPLF = Inductor current ripple peak-to-peak value The inductor should also be selected so that maximum load current delivery can be guaranteed by the selected POCP threshold. The MAX20840T offers four POCP thresholds (50A, 43A, 37A, and 30A), which can be selected by the PGM0 pin (see the <u>Pin-Strap Programmability</u> section). Due to deglitch delay from the POCP comparator tripping to the high-side MOSFET turning off, for a specific application use case, the adjusted POCP threshold should take into consideration the inductor value, input voltage, and output voltage, which can be calculated by the following equation: $$POCP_{ADJUST} = POCP + \frac{(V_{DDH} - V_{OUT}) \times t_{POCP}}{L}$$ where: POCP<sub>ADJUST</sub> = Adjusted POCP threshold POCP = POCP level specified in the Electrical Characteristics table tPOCP = POCP deglitch delay (51ns, typ) Verify that the peak inductor current in normal operation does not exceed the minimum adjusted POCP threshold using the following equation: $$I_{OUT(MAX)} + \frac{I_{RIPPLE}}{2} < POCP_{ADJUST(MIN)}$$ where: POCP<sub>ADJUST(MIN)</sub> = Minimum adjusted POCP threshold, calculated with minimum value of the POCP threshold #### **Output Capacitor Selection** One major factor in determining the total required output capacitance is the output voltage ripple. To meet the output voltage ripple requirement, the minimum output capacitance should satisfy the following equation: $$C_{\text{OUT}} \geq \frac{I_{\text{RIPPLE}}}{8 \times f_{\text{SW}} \times (V_{\text{OUTRIPPLE}} - \text{ESR} \times I_{\text{RIPPLE}})}$$ where: VOUTRIPPLE = Maximum allowed output voltage ripple ESR = ESR of output capacitors The other important factors in determining the total required output capacitance are the maximum allowable output voltage overshoot and undershoot during load transients. For a given loading or unloading current step, the minimum required output capacitance should also satisfy the following equation: $$C_{\text{OUT}} \geq \text{MAX} \left( \frac{\left(\Delta I + \frac{I_{\text{RIPPLE}}}{2}\right)^2 \times L}{2 \times \Delta V_{\text{OUT}} \times (V_{\text{DDH}} - V_{\text{OUT}})}, \frac{\left(\Delta I + \frac{I_{\text{RIPPLE}}}{2}\right)^2 \times L}{2 \times \Delta V_{\text{OUT}} \times V_{\text{OUT}}} \right)$$ where: C<sub>OUT</sub> = Output capacitance △I = Loading or unloading current step △VOLIT = Maximum allowed output voltage undershoot or overshoot #### **Input Capacitor Selection** The selection of input capacitance is determined by the requirement of input voltage ripple. The minimum required input capacitance is estimated by the following equation: $$C_{\text{IN}} \geq \frac{I_{\text{OUT}(\text{MAX})} \times V_{\text{OUT}}}{f_{\text{SW}} \times V_{\text{DDH}} \times V_{\text{INPP}}}$$ where: C<sub>IN</sub> = Input capacitance V<sub>INPP</sub> = Peak-to-peak input voltage ripple In addition to the minimum required input capacitance, it is recommended to also place $0.1\mu F$ and $1\mu F$ high-frequency decoupling capacitors next to the $V_{DDH}$ pin to suppress the high-frequency switching noises. #### **Voltage Loop Gain** For stability purposes, it is recommended that the voltage loop bandwidth (BW) be lower than 1/5 of the switching frequency. Consider the case of using MLCC output capacitors that have nearly ideal impedance characteristics in the frequency range of interest with negligible ESR and ESL. The voltage loop BW can be estimated by the following equation: $$BW = \frac{R_{FB2}}{R_{FB2} + R_{FB1}} \times \frac{R_{VGA}}{10k\Omega} \\ 2\pi \times 3m\Omega \times C_{OUT}$$ where: R<sub>VGA</sub> = Voltage loop gain resistance set by the scenario selected (<u>Table 5</u>) or the PMBus MFR\_SCENARIO\_1 command (refer to the <u>MAX20840T PMBus Command Set User Guide</u>) ## **Typical Reference Designs** See the <u>Typical Application Circuits</u> for examples of reference schematics. Reference design examples for some common output voltages are shown in <u>Table 5</u>. Table 5. Reference Design Examples | V <sub>OUT</sub><br>(V) | I <sub>OUT</sub> (A) | f <sub>SW</sub><br>(kHz) | R <sub>FB1</sub><br>(kΩ) | R <sub>FB2</sub><br>(kΩ) | PGM0<br>(Ω) | PGM1<br>(Ω) | L<br>(nH) | C <sub>IN</sub> | C <sub>OUT</sub> | |-------------------------|----------------------|--------------------------|--------------------------|--------------------------|-------------|-------------|-----------|----------------------|------------------| | 0.8 | 40 | 500 | 1.07 | 1.78 | 95.3 | 200 | 180 | 4 × 22μF +1μF +0.1μF | 11 × 100µF | | 0.9 | 40 | 500 | 1.50 | 1.87 | 95.3 | 200 | 180 | 4 × 22μF +1μF +0.1μF | 11 × 100µF | | 1.0 | 40 | 500 | 1.00 | 1.00 | 95.3 | 200 | 180 | 4 × 22μF +1μF +0.1μF | 11 × 100µF | | 1.2 | 35 | 600 | 1.40 | 1.00 | 95.3 | 1050 | 180 | 4 × 22μF +1μF +0.1μF | 11 × 100µF | | 1.8 | 30 | 750 | 2.94 | 1.13 | 1050 | 2490 | 180 | 4 × 22μF +1μF +0.1μF | 8 × 100µF | | 3.3 | 25 | 750 | 10.2 | 1.82 | 3740 | 2870 | 330 | 4 × 22μF +1μF +0.1μF | 8 × 100µF | | 5.0 | 20 | 1000 | 10.2 | 1.13 | 42200 | 26100 | 330 | 4 × 22μF +1μF +0.1μF | 6 × 100µF | ### **PCB Layout Guidelines** - For electrical and thermal reasons, the second layer from the top and bottom of the PCB should be reserved for power ground (PGND) planes. - The input decoupling capacitor should be located the closest to the IC and no more than 40mils from the V<sub>DDH</sub> pin. - The V<sub>CC</sub> decoupling capacitors should be connected to PGND and placed as close as possible to the V<sub>CC</sub> pin. - An analog ground copper polygon or island should be used to connect all analog control-signal grounds. This "quiet" analog ground copper polygon or island should be connected to the PGND through a single connection close to the AGND pin. The analog ground can be used as a shield and ground reference for the control signals. - The AVDD decoupling capacitors should be connected to AGND and placed as close as possible to the AVDD pin. - The boost capacitors should be placed as close as possible to the LX and BST pins on the same side of the PCB as the IC. - The feedback resistor-divider and optional external compensation network should be placed close to the IC to minimize noise injection. - The output voltage should be sensed with differential remote sense lines routed directly from an output capacitor from the load point, shielded by ground plane, and kept away from the switching node and inductor. - To improve noise immunity on the feedback loop, it is optional to add a small 33nF to 470nF decoupling capacitor between SNSN and AGND. - Multiple vias are recommended for all paths that carry high currents and for heat dissipation. - The input capacitors and output inductors should be placed near the IC, and the traces to the components should be kept as short and wide as possible to minimize parasitic inductance and resistance. # **Typical Application Circuits** # **Ordering Information** | PART NUMBER | TEMP RANGE | PIN-PACKAGE | |----------------|-----------------|-------------| | MAX20840TAFE+ | -40°C to +125°C | 16 FC2QFN | | MAX20840TAFE+T | -40°C to +125°C | 16 FC2QFN | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. T = Tape and reel. ### MAX20840T # 40A, 2MHz, 2.7V to 16V Integrated Step-Down Switching Regulator with PMBus ## **Revision History** | REVISION | REVISION | DESCRIPTION | PAGES | |----------|----------|-----------------|---------| | NUMBER | DATE | | CHANGED | | 0 | 11/24 | Initial release | _ |