### Integrated, Step-Down Switching Regulator

### **General Description**

The MAX20735 is a fully integrated, highly efficient switching regulator for applications operating from 4.5V to 16V and requiring up to 40A maximum load. This single-chip regulator provides extremely compact, high-efficiency power-delivery solutions with high-precision output voltages and excellent transient response for networking, datacom, and telecom equipment.

The IC offers a broad range of programmable features through capacitors and resistors connected to dedicated programming pins. Using this feature, the operation can be optimized for a specific application, reducing the component count- and/or setting-appropriate trade-offs between the regulator's performance and system cost. Ease of programming enables using the same design for multiple applications.

The MAX20735 includes protection capabilities. Positive and negative cycle-by-cycle overcurrent protection and overtemperature protection ensure a rugged design. Input undervoltage lockout shuts down the device to prevent operation when the input voltage is out of specification. A status pin provides an output signal to show that the output voltage is within range and the system is regulating.

### **Applications**

- · Communications Equipment
- Networking Equipment
- Servers and Storage Equipment
- Point-of-Load Voltage Regulators
- µP Chipsets
- Memory VDDQ
- I/O

Ordering Information appears at end of data sheet.

### **Benefits and Features**

- High Power Density and Low Component Count
  - Overall Solution Size: 509mm<sup>2</sup> Including Inductor and Output Capacitors
  - 90.7% Peak Efficiency: V<sub>DDH</sub> = 12V and V<sub>OUT</sub> = 1V
  - Fast Transient Response: Supports Up to 300A/µs Load Step Transients
- Optimized Component Performance and Efficiency with Reduced Design-In Time
- Increased Power-Supply Reliability with System and IC Self-Protection Features
  - Differential Remote Sense with Open-Circuit Detection
  - · Hiccup Overcurrent Protection
  - · Programmable Thermal Shutdown

### Typical System Efficiency vs. Load Current (V<sub>DDH</sub> = 12V)



| DESCRIPTION                                      | CURRENT<br>RATING* | INPUT<br>VOLTAGE | OUTPUT<br>VOLTAGE  |
|--------------------------------------------------|--------------------|------------------|--------------------|
| Electrical Rating                                | 40A                | 4.5V to 16V      | 0.6484V to<br>5.5V |
| Thermal Rating<br>T <sub>A</sub> = 55°C, 200 LFM | 35A                | 12V              | 1V                 |
| Thermal Rating<br>T <sub>A</sub> = 85°C, 0 LFM   | 22A                | 120              | IV                 |

\*For specific operating conditions, refer to the SOA curves in the Typical Operating Characteristics section.



### Integrated, Step-Down Switching Regulator

### **Absolute Maximum Ratings**

| Input Pin Voltage (V <sub>DDH</sub> ) (Note 1)            | 0.3V to +18V |
|-----------------------------------------------------------|--------------|
| V <sub>CC</sub>                                           | 0.3V to +2V  |
| STAT and OE Pin Voltages                                  | 0.3V to +4V  |
| PGM1, PGM2, PGM3, V <sub>SENSE+</sub> and V <sub>SI</sub> | ENSE-        |
| Pin Voltages                                              | 0.3V to +2V  |
| Switching Node Voltage (VX) DC                            | 0.3V to +18V |

| Switching Node Voltage (VX) 25ns (Note 2) | 10V to +23V    |
|-------------------------------------------|----------------|
| (BST - VX) Pin Differential               | 0.3 to +2.5V   |
| Junction Temperature (T <sub>J</sub> )    | +150°C         |
| Storage Temperature Range                 | 65°C to +150°C |
| Peak Reflow Temperature Lead-Free         | +260°C         |
|                                           |                |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability

### **Operating Ratings**

| Input Voltage (V <sub>DDH</sub> )      | 4.5V to 16V     |
|----------------------------------------|-----------------|
| Junction Temperature (T <sub>J</sub> ) | -40°C to +125°C |

| Maximum Average Input Current (I <sub>VDDH MAX</sub> ) (Note 3) | 6A  |
|-----------------------------------------------------------------|-----|
| Maximum Average Output Current (I <sub>MAX</sub> )              | 40A |
| Peak Output Current (IPK)                                       | 90A |

### **Package Information**

| PACKAGE TYPE: 15 FCQFN                 |                                                |  |  |
|----------------------------------------|------------------------------------------------|--|--|
| Package Code                           | P154A9F+1                                      |  |  |
| Outline Number                         | 21-100027                                      |  |  |
| Land Pattern Number                    | 90-100025                                      |  |  |
| THERMAL RESISTANCE, FOUR-LAYER BOARD   | )                                              |  |  |
| Junction to Ambient (θ <sub>JA</sub> ) | 12°C/W (typ) (Note 4) (still air, no heatsink) |  |  |
| Junction to Case $(\theta_{JC})$       | .42°C/W (max)                                  |  |  |

For the latest package outline information and land patterns (footprints), go to www.maximintegrated.com/packages. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed informantion on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

- Note 1: As measured at the V<sub>DDH</sub> pin referenced to GND pin immediately adjacent using a high frequency scope probe with I<sub>LOAD</sub> at I<sub>MAX</sub>. A high-frequency input bypass capacitor must be located less than 60 mils from the V<sub>DDH</sub> pin per our design guidelines.
- Note 2: The 25ns rating is the allowable voltage on the VX node in excess of the -0.3V to +18V DC ratings. The VX voltage can exceed the DC rating in either the positive or negative direction for up to 25ns per cycle.
- Note 3: See Average Input Current Limit section.
- Note 4: Data taken using Maxim's evaluation kit, MAX20735EVKIT#. The PCB has four layers of 2oz copper.

### **Electrical Characteristics**

(Circuit of Figure 6,  $V_{DDH}$  = 4.5V to 16V,  $T_A$  = +25°C, unless otherwise specified. Typical values are at  $T_A$  = +25°C. All devices are tested at  $T_A$  = +25°C. Limits over temperature are guaranteed by design.)

| PARAMETER                                              | SYMBOL                | CONDITIONS                                                            |                          | MIN  | TYP    | MAX  | UNITS |  |
|--------------------------------------------------------|-----------------------|-----------------------------------------------------------------------|--------------------------|------|--------|------|-------|--|
| SUPPLY VOLTAGE                                         | •                     |                                                                       |                          |      |        |      |       |  |
| Supply Voltage Range                                   | V <sub>DDH</sub>      | (Note 5)                                                              |                          | 4.5  |        | 16   | V     |  |
| OUTPUT VOLTAGE (NOTE 6)                                | •                     |                                                                       |                          |      |        |      |       |  |
| Output Voltage Range                                   | V <sub>OUT</sub>      | (Note 5)                                                              |                          | 0.65 |        | 5.5  | V     |  |
| V <sub>REF</sub>                                       |                       |                                                                       |                          |      |        |      |       |  |
|                                                        |                       |                                                                       |                          |      | 0.6484 |      |       |  |
| V <sub>REF</sub> Values                                | V <sub>REF</sub>      | Selected by C_SEL1 (I                                                 | Note 7)                  |      | 0.8984 |      | V     |  |
|                                                        |                       |                                                                       |                          |      | 1.0    |      | 1     |  |
|                                                        |                       |                                                                       | 0.6484V V <sub>REF</sub> | -1.0 |        | +1.0 |       |  |
| V <sub>REF</sub> Tolerance                             |                       | Referred to V <sub>SENSE</sub> pins (Note 5)                          | 0.8984V V <sub>REF</sub> | -1.0 |        | +1.0 | %     |  |
|                                                        |                       | pins (Note 5)                                                         | 1V V <sub>REF</sub>      | -1.0 |        | +1.0 | 1     |  |
| FEEDBACK LOOP                                          |                       | •                                                                     |                          |      |        |      |       |  |
| Integrator Recovery Time Constant                      | t <sub>REC</sub>      |                                                                       |                          |      | 20     |      | μs    |  |
|                                                        |                       | R <sub>GAIN</sub> Selected by R_SEL3 (Notes 5 and 7)  (Notes 5, 8, 9) |                          |      | 0.8    |      |       |  |
| Gain (see the <i>Control Loop</i> section for details) |                       |                                                                       |                          |      | 1.6    |      | mV/A  |  |
| decitor for detaile)                                   | KGAIN                 |                                                                       |                          |      | 3.2    |      |       |  |
| Gain Accuracy                                          |                       |                                                                       |                          | -20  |        | +20  | %     |  |
| SWITCHING FREQUENCY                                    |                       |                                                                       |                          |      |        |      |       |  |
|                                                        |                       |                                                                       |                          |      | 400    |      |       |  |
|                                                        |                       |                                                                       |                          |      | 500    |      |       |  |
| Cuitabina Fraguenay                                    | _                     | Selected by C_SEL2 and C_SEL3 (see Tables 5, 6) (Note 7)              |                          |      | 600    |      | kHz   |  |
| Switching Frequency                                    | f <sub>SW</sub>       |                                                                       |                          |      | 700    |      |       |  |
|                                                        |                       |                                                                       |                          |      | 800    |      |       |  |
|                                                        |                       |                                                                       |                          |      | 900    |      |       |  |
| Switching Frequency Accuracy                           |                       | (Notes 5, 8, 9)                                                       |                          | -20  |        | +20  | %     |  |
| INPUT PROTECTION                                       |                       |                                                                       |                          |      |        |      |       |  |
| Rising V <sub>DDH</sub> UVLO Threshold                 |                       | (Note 5)                                                              |                          |      | 4.25   | 4.47 | V     |  |
| Falling V <sub>DDH</sub> UVLO Threshold                | V <sub>DDH_UVLO</sub> | (Note 5)                                                              |                          | 3.7  | 3.9    |      | V     |  |
| Hysteresis                                             |                       |                                                                       |                          |      | 350    |      | mV    |  |

### **Electrical Characteristics (continued)**

(Circuit of Figure 6,  $V_{DDH}$  = 4.5V to 16V,  $T_A$  = +25°C, unless otherwise specified. Typical values are at  $T_A$  = +25°C. All devices are tested at  $T_A$  = +25°C. Limits over temperature are guaranteed by design.)

| PARAMETER                                                        | SYMBOL           | CONDITIONS                         |                    | MIN  | TYP   | MAX                    | UNITS |  |
|------------------------------------------------------------------|------------------|------------------------------------|--------------------|------|-------|------------------------|-------|--|
| OUTPUT-VOLTAGE PROTECTION                                        | ON (OVP)         |                                    |                    | 1    |       |                        |       |  |
| Overvoltage Protection Rising Threshold                          | OVP              | Relative to programme              | d V <sub>OUT</sub> | 9.7  | 13    | 16.3                   | %     |  |
| OVP Deglitch Filter Time                                         |                  |                                    |                    |      | 8     |                        | μs    |  |
| Power Good Protection Falling<br>Threshold                       |                  | Relative to programme              | d V <sub>OUT</sub> | 6    | 9     | 12                     | %     |  |
| Power Good Protection Rising<br>Threshold                        | PWRGD            |                                    |                    | 3    | 6     | 9                      | %     |  |
| Power Good Deglitch Filter Time                                  |                  |                                    |                    |      | 8     |                        | μs    |  |
| OVERCURRENT PROTECTION                                           | (OCP)            |                                    |                    | •    |       |                        |       |  |
|                                                                  |                  |                                    | Setting 0          | 16.3 | 21    | 26.1                   |       |  |
| Positive OCP Inception                                           | OCD              | Selected by R_SEL3                 | Setting 1          | 20.8 | 27    | 33.0                   | 1     |  |
| Threshold (Inductor Valley Current)                              | OCP              | (Notes 5, 7, 8, 9)                 | Setting 2          | 24.6 | 32    | 39.9                   | Α     |  |
| Samoney                                                          |                  |                                    | Setting 3          | 30.6 | 38    | 45.5                   | 1     |  |
| Hysteresis of Positive OCP                                       |                  |                                    | ·                  |      | 20    |                        | %     |  |
| Negative OCP Inception<br>Threshold (Inductor Valley<br>Current) |                  |                                    | Setting 0          |      | -28.1 |                        |       |  |
|                                                                  |                  | Selected by R_SEL3                 | Setting 1          |      | -33.2 |                        |       |  |
|                                                                  |                  |                                    | Setting 2          |      | -38.6 |                        |       |  |
|                                                                  |                  |                                    | Setting 3          |      | -43.8 |                        | 1     |  |
| Hysteresis of Negative OCP                                       |                  |                                    |                    |      | 0     |                        | %     |  |
| OVERTEMPERATURE PROTECT                                          | TION (OTP)       |                                    |                    |      |       |                        | 1     |  |
|                                                                  | , ,              |                                    |                    | 120  | 130   | 140                    |       |  |
| OTP Inception Threshold                                          | OTP              | Selected by R_SEL2 (Notes 7, 8, 9) |                    | 140  | 150   | 160                    | °C    |  |
| Hysteresis                                                       |                  | , _ ,                              |                    |      | 10    |                        | °C    |  |
| OE MAXIMUM VOLTAGE                                               |                  |                                    |                    |      |       |                        |       |  |
| OE Max Voltage                                                   |                  |                                    |                    |      |       | V <sub>DDH</sub> - 2.5 | V     |  |
| Rising Threshold                                                 |                  |                                    | ,                  | 0.83 | 0.9   | 0.97                   |       |  |
| Hysteresis                                                       | OE               | Measured at OE pin (N              | lote 5)            |      | 0.2   |                        | V     |  |
| OE Pin Input Resistance                                          |                  |                                    |                    | 200  | 275   | 350                    | kΩ    |  |
| OE Deglitch Filter Time                                          | _                | (Note 9)                           |                    | 0.9  |       | 2.2                    | μs    |  |
| STARTUP TIMING                                                   |                  | ,                                  |                    |      |       |                        |       |  |
| Enable Time from OE Rise to<br>Start of BST Charge               | t <sub>OE</sub>  | After t <sub>INIT</sub>            |                    |      | 16    |                        | μs    |  |
| 0.50.40                                                          | <u> </u>         | 0.41 0.0514.01                     |                    |      | 1.5   |                        | ms    |  |
| Soft-Start Ramp Time                                             | tss              | Set by R_SEL1 (Note 7              | ()                 |      | 3     |                        | ms    |  |
| BST Charging Time                                                | t <sub>BST</sub> |                                    |                    |      | 8     |                        | μs    |  |
|                                                                  |                  |                                    |                    |      |       |                        |       |  |

### **Electrical Characteristics (continued)**

(Circuit of Figure 6,  $V_{DDH}$  = 4.5V to 16V,  $T_A$  = +25°C, unless otherwise specified. Typical values are at  $T_A$  = +25°C. All devices are tested at  $T_A$  = +25°C. Limits over temperature are guaranteed by design.)

| PARAMETER                             | SYMBOL              | CONDITIONS                                                                                       | MIN           | TYP  | MAX  | UNITS |
|---------------------------------------|---------------------|--------------------------------------------------------------------------------------------------|---------------|------|------|-------|
| STAT PIN                              |                     |                                                                                                  |               |      |      |       |
| Allowable Pullup Voltage              | VOH <sub>STAT</sub> |                                                                                                  |               |      | 3.6  | V     |
|                                       |                     | I <sub>STAT</sub> = 2.5mA                                                                        |               |      | 0.4  |       |
| Status Output Low                     |                     | I <sub>STAT</sub> = 0.2mA, 0V < V <sub>CC</sub> < UVLO and 0V < V <sub>DDH</sub> < UVLO (Note 5) |               |      | 0.65 | V     |
|                                       | VOL <sub>STAT</sub> | I <sub>STAT</sub> = 1.3mA, 0V < V <sub>CC</sub> < UVLO and 0V < V <sub>DDH</sub> < UVLO (Note 5) |               |      | 0.75 |       |
| Status Output High Leakage<br>Current |                     | STAT pulled up to 3.3V through 20kΩ                                                              |               |      | 7    | μA    |
| Time from V <sub>OUT</sub> Ramp       | t                   | STAT output low to high, set by R_SEL2                                                           |               | 125  |      |       |
| Completion to STAT Pin Released       | t <sub>STAT</sub>   | (Note 7)                                                                                         |               | 2000 |      | μs    |
| PGM1-PGM3 PINS (ALSO SEE              | TABLES 2-7)         |                                                                                                  |               |      |      |       |
| Allowable R_SEL Resistor Range        |                     | 12 resistor values detected                                                                      | 1.78          |      | 162  | kΩ    |
| R_SEL Resistor Required<br>Accuracy   |                     | EIA standard resistor values only                                                                |               | ±1   |      | %     |
| Allowable C_SEL Capacitor Range       |                     | Three options (0, 220, or 1000pF)                                                                | 0             |      | 1000 | pF    |
| C_SEL Capacitor Required Accuracy     |                     | Use X7R or better                                                                                |               | ±20  |      | %     |
| External Capacitance                  |                     | Load and stray capacitance in addition to C_SELA/B                                               |               |      | 20   | pF    |
| SYSTEM SPECIFICATIONS (NO             | TE 10)              |                                                                                                  |               |      |      |       |
| Line Regulation                       | \/                  |                                                                                                  |               | ±0.2 |      | - %   |
| Load Regulation (Static)              | V <sub>OUT</sub>    | I <sub>OUT</sub> = 0 - I <sub>MAX</sub>                                                          |               | ±0.7 |      | 70    |
| Efficiency (V <sub>DDH</sub> = 12V,   | n                   | Peak                                                                                             |               | 90.7 |      | - %   |
| V <sub>OUT</sub> = 1V)                | η                   | Full load (40A)                                                                                  | ad (40A) 84.3 |      | ·    | 70    |

- **Note 5:** Specification applies over the temperature range of  $T_J = -40^{\circ}$  to  $+125^{\circ}$ C.
- Note 6: For proper regulation, it is required that V<sub>DDH</sub> > (V<sub>OUT</sub> + 2V). If V<sub>OUT</sub> is set greater than (UVLO 2V), the IC can come out of UVLO, but regulation is not guaranteed while V<sub>DDH</sub> is below (V<sub>OUT</sub> + 2V). To avoid this condition, OE can be held low until V<sub>DDH</sub> is greater than (V<sub>OUT</sub> + 2V).
- Note 7: Parameters that are programmable.
- **Note 8:** Min/max limits are  $\geq 4\sigma$  about the mean.
- Note 9: Guaranteed by design; not prodcution tested.
- Note 10: These specifications refer to the operation of the system and are based on the circuit shown in the reference schematic.

  Tolerance of external components can affect these parameters. System performance numbers are measured using the

  Maxim evaluation board for this product with BOM as shown on the MAX20735 EV kit data sheet. If a different PCB layout
  and different external components are used, these values can change.

### **Typical Operating Characteristics**

(Unless otherwise noted: Tested on the MAX20735EVKIT# with component values per  $\underline{\text{Table 8}}$ ;  $V_{DDH}$  = 12V,  $V_{OUT}$  = 1V,  $f_{SW}$  = 400kHz,  $T_A$  = 25°C, Still Air, No Heatsink.)









### **Typical Operating Characteristics (continued)**

(Unless otherwise noted: Tested on the MAX20735EVKIT# with component values per  $\underline{\text{Table 8}}$ ;  $V_{DDH}$  = 12V,  $V_{OUT}$  = 1V,  $f_{SW}$  = 400kHz,  $T_A$  = 25°C, Still Air, No Heatsink.)









### **Typical Operating Characteristics (continued)**

(Unless otherwise noted: Tested on the MAX20735EVKIT# with component values per  $\underline{\text{Table 8}}$ ;  $V_{DDH}$  = 12V,  $V_{OUT}$  = 1V,  $f_{SW}$  = 400kHz,  $T_A$  = 25°C, Still Air, No Heatsink.)









### **Typical Operating Characteristics (continued)**

(Unless otherwise noted: Tested on the MAX20735EVKIT# with component values per  $\underline{\text{Table 8}}$ ;  $V_{DDH}$  = 12V,  $V_{OUT}$  = 1V,  $f_{SW}$  = 400kHz,  $T_A$  = 25°C, Still Air, No Heatsink.)







# **Pin Configuration**



# Integrated, Step-Down Switching Regulator

# **Pin Description**

| PIN    | NAME                                | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                           |  |
|--------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1      | V <sub>SENSE+</sub>                 | Remote-Sense Positive Node. Connect this node to V <sub>OUT</sub> at the load. A resistive voltage-divider can be used to regulate the output above the reference voltage.                                                                                                                                                                                                                         |  |
| 2      | V <sub>SENSE-</sub>                 | Remote-Sense Negative Node. Connect this node to ground at the load using a Kelvin connection.                                                                                                                                                                                                                                                                                                     |  |
| 3, 4   | PGM2, PGM1                          | Program Node. Connect this node to ground through a programming resistor and capacitor.                                                                                                                                                                                                                                                                                                            |  |
| 5      | V <sub>DDH</sub>                    | Power Input Voltage. The high-side MOSFET switch is connected to this node. See the <i>Input Capacitor</i> section for decoupling requirements.                                                                                                                                                                                                                                                    |  |
| 6      | GND                                 | Power Ground Node. The low-side MOSFET switch is connected to this node.                                                                                                                                                                                                                                                                                                                           |  |
| 7      | VX                                  | Power-Switching Node. Connect this node to the inductor.                                                                                                                                                                                                                                                                                                                                           |  |
| 8      | BST                                 | Bootstrap for High-Side Switch. Connect a 0.22µF ceramic capacitor between BST and VX.                                                                                                                                                                                                                                                                                                             |  |
| 9      | OE                                  | Output-Enable Node. This node is used to enable the regulator and has a precisethreshold to allow sequencing of multiple regulators. There is an internal $275k\Omega$ (typ) pulldown on this pin.                                                                                                                                                                                                 |  |
| 10     | Vcc                                 | Analog/Gate-Drive Supply for the IC from Internal 1.85V (typ) LDO. This node MUST be connected to three 10 $\mu$ F X5R or better decoupling capacitors with a very short, wide trace. V <sub>CC</sub> can be connected to 20 $k$ Ω pullups for STAT and OE as shown in Figure 6. Do not connect V <sub>CC</sub> to other external loads. Do not overdrive V <sub>CC</sub> from an external source. |  |
| 11     | AGND                                | Analog/Signal Ground. See the PCB Layout section for layout information.                                                                                                                                                                                                                                                                                                                           |  |
| 12, 14 | V <sub>CC2</sub> , V <sub>CC3</sub> | Connect to V <sub>CC</sub> . Digital factory test input. Must be connected high for normal operation.                                                                                                                                                                                                                                                                                              |  |
| 13     | STAT                                | Open-Drain Power-Good/Fault-Status Indication. Connect a pullup resistor to 1.8V or 3.3V.                                                                                                                                                                                                                                                                                                          |  |
| 15     | PGM3                                | Program Node. Connect this node to ground through a programming resistor and capacitor.                                                                                                                                                                                                                                                                                                            |  |

### **Block Diagram**



### **Operation**

### **Control Architecture**

The MAX20735 provides an extremely compact, high-efficiency regulator solution with minimal external components and circuit design required. The monolithic solution includes the top and bottom power switches, gate drives, precision DAC reference, PWM controller, and fault protections (see the *Block Diagram*). An external bootstrap capacitor is used to provide the drive voltage for the top switch. Other external components include the input and output filter capacitors, buck inductor, and a few Rs and Cs to set the operating mode.

The IC implements an advanced valley current-mode control algorithm that supports all multilayer ceramic chip (MLCC) output capacitors and fast transient response. In steady-state, it operates at a fixed switching frequency. During loading transients, the switching frequency speeds up to minimize the output-voltage undershoot. Likewise, during unloading transients, the switching frequency slows down to minimize the output-voltage overshoot.

The switching frequency can be set to 400kHz, 500kHz, 600kHz, 700kHz, 800kHz, or 900kHz using C\_SEL2 and C\_SEL3.

Voltage regulation is achieved by modulating the low-side on-time, comparing the difference between the feedback and reference voltages with the low-side current-sense signal using Maxim's proprietary integrated current-sense technology. Once the PWM modulator forces a low-to-high transition, the high-side switch is enabled for a fixed time after which the low-side switch is turned on again. An error amplifier with an integrator is used to maintain zero-droop operation. The integrator has a transient recovery time constant of  $20\mu s$  (typ).

During regulation, the differential voltage between the  $V_{SENSE+}$  and  $V_{SENSE-}$  pins tracks the reference voltage which can be set to 0.6484V, 0.8984V or 1V via C\_SEL1. The sense pins can be connected to the output voltage through a voltage divider so  $V_{OUT}$  can be higher than the reference voltage.

The switching frequency is determined by the high-side ontime as shown in Equation 1.

#### **Equation 1:**

$$f_{SW} = \frac{1}{t_{H\_ON}} \times \frac{V_{OUT}}{V_{DDH}}$$

where:

f<sub>SW</sub> = Switching frequency (MHz)

 $t_{H ON}$  = On period for high-side switch (µs)

V<sub>OUT</sub> = Output voltage (V)

V<sub>DDH</sub> = Input voltage (V)

The  $t_{H\_ON}$  high-side on-time is controlled by the IC to be proportional to the duty cycle so that the resulting switching frequency is independent of supply voltage and output voltage.

### **Equation 2:**

$$t_{\text{H\_ON}} \propto \frac{V_{\text{OUT}}}{V_{\text{DDH}}}$$

The  $t_{H\_ON}$  pulse-width is clamped to a minimum of 50ns (after  $t_{SS}$ ) and a maximum of 2 $\mu$ s to prevent any unexpected operation during extreme  $V_{OUT}$  conditions.

# Voltage Regulator Enable and Turn-On Sequencing

The startup timing is shown in Figure 1. After  $V_{DDH}$  is applied, the IC goes through an initialization time ( $t_{INIT}$ ) that takes up to 308µs. After initialization, OE is read. Once OE is high for more than the 16µs OE filter time ( $t_{OE}$ ), BST charging starts and is performed for 8µs ( $t_{BST}$ ), and then the soft-start ramp begins. The soft-start ramp time ( $t_{SS}$ ) is 3ms or 1.5ms, depending on the user's programmed value.  $V_{OUT}$  ramps up linearly during the soft-start ramp time. If there are no faults, the STAT pin is released from being held low after the completion of the soft-start ramp time plus the user-programmable STAT blanking time ( $t_{STAT}$ ) of 125µs or 2ms. If OE is pulled low, the IC shuts down.

#### **Soft-Start Control**

The initial output-voltage behavior is determined by a linear ramp of the internal reference voltage from zero to the final value ( $t_{SS}$  in <u>Figure 1</u>). The ramp time  $t_{SS}$  is programmable from to 1.5ms or 3ms.

If the regulator is enabled when the output voltage has a residual voltage, the system will not regulate until the reference voltage ramps above this residual value. In this case, the  $t_{OE}$  (OE valid to onset of regulation) specification is extended by the time required for the desired voltage startup ramp to reach the actual residual output voltage, but the time to reach the steady-state output voltage is unchanged.

If the residual voltage is higher than the set output voltage, neither the high-side nor the low-side switch turns on by the end of  $t_{SS}$ . Under these conditions, switching begins after  $t_{SS}$ .

### **Remote Output-Voltage Sensing**

To ensure the most accurate sensing of the output voltage, a differential voltage-sense topology is used, with a negative remote-sense pin provided. Point-of-load sensing compensates for voltage drops between the output of the regulator and its load and provides the highest regulation accuracy. The voltage-sensing circuit features excellent common-mode rejection to further improve load-voltage regulation.



Figure 1. Startup Timing

### **Protection and Status Operation**

### **Output-Voltage Protection**

The feedback voltage is continuously monitored for both undervoltage and overvoltage conditions. The typical fault-detection threshold is 13% above and 9% below the reference voltage (see *Electrical Characteristics* table). If the output voltage falls below the power-good protection (PWRGD) threshold beyond the filter time, the regulator status (STAT) output goes low but the system continues to operate, attempting to maintain regulation.

If the output voltage rises above the overvoltage-protection (OVP) threshold beyond the filter time, the STAT pin is lower and the system shuts down until the output voltage falls within the valid range.

### **Current Limiting and Short-Circuit Protection**

The regulator's valley current-mode control architecture provides inherent current limiting and short-circuit protection. The bottom switch's instantaneous current is monitored using integrated current sensing and controlled on a cycle-by-cycle basis within the control block.

Current clamping occurs when the minimum instantaneous ("valley") low-side switch-current level exceeds the OCP threshold current, as shown in Figure 2. In this situation, turn-on of the high-side switch is prevented until the current falls below the threshold level. Since the inductor valley current is the controlled parameter, the average current delivered during positive current clamping remains a function of several system-level parameters. Note that  $I_{\rm OCP}$  has hysteresis and the value drops down to  $I_{\rm OCP2}$  once it has been triggered as shown in Figure 2.

### **Undervoltage Lockout (UVLO)**

The regulator internally monitors  $V_{DDH}$  with an undervoltage-lockout (UVLO) circuit. When the input supply voltage is below the UVLO threshold, the regulator stops switching, and the STAT pin is driven low. For UVLO levels, refer to the *Electrical Characteristics* table.

### **Overtemperature Protection (OTP)**

The overtemperature-protection level can be set to 150°C or 130°C through R\_SEL2. If the die temperature reaches the OTP level during operation, the regulator is disabled and the STAT pin is driven low. Overtemperature is a non-latching fault, with the hysteresis shown in the *Electrical Characteristics* table.

### **Regulator Status**

The regulator status (STAT) signal provides an open-drain output, consistent with CMOS logic levels, that indicates whether the regulator is functioning properly. An external pullup resistor is required for connecting STAT to  $V_{CC}$  or another 1.8V or 3.3V supply.

**Table 1. Summary of Fault Actions** 

| FAULT                                                            | ACTION                         |
|------------------------------------------------------------------|--------------------------------|
| Power Good<br>(Output Undervoltage)                              | STAT LOW                       |
| Output OVP                                                       | STAT LOW, Shutdown and Restart |
| Overtemperature                                                  | STAT LOW, Shutdown and Restart |
| Supply Fault (V <sub>DDH</sub> _<br>UVLO; V <sub>CC</sub> _UVLO) | STAT LOW, Shutdown and Restart |
| BST Fault                                                        | STAT LOW, Shutdown and Restart |



Figure 2. Inductor Current During Current Limiting

The STAT pin is low while the regulator is disabled. The STAT pin goes high after the startup ramp is completed plus the programmed  $t_{STAT}$  blanking interval, if the output voltage is within the PWRGD/OVP regulation window. The STAT pin is an open-drain output and is 3.3V tolerant. The pin will remain low when  $V_{DDH}$  is not present.

The STAT pin is driven low when one or more of the following conditions exists:

- A PWRGD fault (see the <u>Output-Voltage Protection</u> section).
- The V<sub>SENSE</sub>- pin is left unconnected or shorted to V<sub>DDH</sub>.
- The die temperature has exceeded the temperatureshutdown threshold shown in the *Electrical Characteristics* table.
- The OVP circuit has detected that the output voltage is above the tolerance limit.
- The supply voltage has dropped below the UVLO threshold.
- A fault is detected on the BST node such as shorted or open bootstrap capacitor.

The ensuing startup follows the same timing as shown in Figure 1.

### Table 2. PGM1 Pin R\_SEL1 Values

| R(kΩ) ±1% | SOFT-START TIME (ms) |
|-----------|----------------------|
| 1.78      | 3                    |
| 46.4      | 1.5                  |

### Table 3. PGM1 Pin C\_SEL1 Values

| C (pF) ±20% | V <sub>REF</sub> (V) |
|-------------|----------------------|
| Open        | 0.6484               |
| 220         | 0.8984               |
| 1000        | 1                    |

### Table 4. PGM2 Pin R SEL2 Values

| R(kΩ) ±1% | OTP (°C) | t <sub>STAT</sub> (µs) |
|-----------|----------|------------------------|
| 1.78      | 150      | 2000                   |
| 2.67      | 150      | 125                    |
| 4.02      | 130      | 2000                   |
| 6.04      | 130      | 125                    |

### PGM1, 2 and 3 Pin Functionality

The PGM1:PGM3 pins are used to set up some of the key programmable features of the regulator IC. A resistor and capacitor are connected to the PGM pins and their values are read during power up initialization (e.g., power must be cycled to re-read the values).

The parasitic loading on the PGM1:PGM3 pins must be limited to less than 20pF and greater than 20M $\Omega$  to avoid interfering with the R SEL and C SEL decoding.

Table 5. PGM2 Pin C SEL2 Values

| C(pF) ±20% | f <sub>SW</sub> FREQUENCY BAND |
|------------|--------------------------------|
| Open       | Even                           |
| 220        | Odd                            |

Table 6. PGM3 Pin C\_SEL3 Values

| C(pF) ±20% | EVEN BAND f <sub>SW</sub><br>FREQUENCY (kHz) | ODD BAND f <sub>SW</sub><br>FREQUENCY (kHz) |  |  |  |  |  |  |  |
|------------|----------------------------------------------|---------------------------------------------|--|--|--|--|--|--|--|
| Open       | 400                                          | 500                                         |  |  |  |  |  |  |  |
| 220        | 600                                          | 700                                         |  |  |  |  |  |  |  |
| 1000       | 800                                          | 900                                         |  |  |  |  |  |  |  |

### Table 7. PGM3 Pin R SEL3 Values

| R (kΩ) ±1% | R <sub>GAIN</sub> (mΩ) | OCP*      |  |
|------------|------------------------|-----------|--|
| 1.78       | 0.8                    | Setting 0 |  |
| 2.67       | 0.8                    | Setting 1 |  |
| 4.02       | 0.8                    | Setting 2 |  |
| 6.04       | 0.8                    | Setting 3 |  |
| 9.09       | 3.2                    | Setting 0 |  |
| 13.3       | 3.2                    | Setting 1 |  |
| 20         | 3.2                    | Setting 2 |  |
| 30.9       | 3.2                    | Setting 3 |  |
| 46.4       | 1.6                    | Setting 0 |  |
| 71.5       | 1.6                    | Setting 1 |  |
| 107        | 1.6                    | Setting 2 |  |
| 162        | 1.6                    | Setting 3 |  |

<sup>\*</sup>See the Electrical Characteristics table for values.

### **Reference Design**

The typical application schematic is shown in Figure 3 and Table 8 shows optimum component values for common output voltages.

### **Average Input Current Limit**

The input current of  $V_{DDH}$  is given by Equation 3.  $V_{OUT,}$   $I_{OUT}$  and  $V_{DDH}$  should be properly chosen so that the average input current does not exceed 6A ( $I_{VDDH\ MAX}$ ).

### **Equation 3:**

$$I_{VDDH} = \frac{V_{OUT} \times I_{OUT}}{V_{DDH} \times \eta}$$

where:

V<sub>OUT</sub> = Output voltage

I<sub>OUT</sub> = Output current

V<sub>DDH</sub> = Input voltage

 $\eta$  = Efficiency (refer to the <u>Typical Operating Characteristics</u> section)



Figure 3. Typical Application Circuit

**Table 8. Reference Design Component Values** 

| V <sub>OUT</sub> (V) | R <sub>FB1</sub> (kΩ) | R <sub>FB2</sub> (kΩ) | R_SELA<br>(kΩ) | C_SELA<br>(pF) | R_SELB<br>(kΩ) | C_SELB<br>(pF) | R <sub>GAIN</sub> (mΩ) | V <sub>REF</sub> (V) | f <sub>SW</sub><br>(kHz) | L <sub>OUT</sub> (nH) | C <sub>OUT</sub>      |
|----------------------|-----------------------|-----------------------|----------------|----------------|----------------|----------------|------------------------|----------------------|--------------------------|-----------------------|-----------------------|
| 0.6484               | 1                     | Open                  | 1.78           | Open           | 107            | Open           | 1.6                    | 0.6484               | 400                      | 170                   | 12 x 100μF + 1 x 22μF |
| 0.8                  | 1.37                  | 5.9                   | 1.78           | Open           | 71.5           | Open           | 1.6                    | 0.6484               | 400                      | 170                   | 10 x 100μF + 1 x 22μF |
| 1                    | 1.87                  | 3.48                  | 1.78           | Open           | 71.5           | Open           | 1.6                    | 0.6484               | 400                      | 170                   | 9 x 100μF + 1 x 22μF  |
| 1.2                  | 1.74                  | 2.05                  | 1.78           | Open           | 71.5           | Open           | 1.6                    | 0.6484               | 400                      | 170                   | 9 x 100μF + 1 x 22μF  |
| 1.8                  | 3.09                  | 1.74                  | 1.78           | Open           | 71.5           | 220            | 1.6                    | 0.6484               | 600                      | 170                   | 9 x 100μF + 1 x 22μF  |
| 3.3                  | 5.62                  | 1.37                  | 1.78           | Open           | 162            | 220            | 1.6                    | 0.6484               | 600                      | 210                   | 9 x 100μF + 1 x 22μF  |
| 5.0                  | 7.15                  | 1.07                  | 1.78           | Open           | 107            | 220            | 1.6                    | 0.6484               | 600                      | 210                   | 9 x 100μF + 1 x 22μF  |

Note: For input caps, see the Input Capacitor Selection section.

### **Output-Voltage Setting**

If an output voltage not listed in  $\underline{\text{Table 8}}$  is required, calculate new values for  $R_{FB1}$  and  $R_{FB2}$  (as discussed below) and use the other circuit values of the closest output voltage in Table 8, or calculate them as shown below.

The output voltage is set by the V<sub>REF</sub> DAC and divider ratio of resistors R<sub>FB1</sub> and R<sub>FB1</sub> per Equation 4. The IC regulates the V<sub>SENSE+</sub> pin to the reference voltage (V<sub>REF</sub>), which is set by the DAC. Upon powerup, the DAC voltage initializes to one of the user-selectable V<sub>REF</sub> voltages. The divider resistors are chosen to give the correct output voltage and to have an approximate parallel resistance of R<sub>PAR</sub> =  $1k\Omega$  for best common-mode rejection of the error amplifier. In applications requiring less than 10mV peak-to-peak output-voltage ripple, setting a lower DAC reference voltage such as 0.6484V is recommended because the part will have less DAC voltage noise.

### Equation 4:

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R_{FB1}}{R_{FB2}}\right)$$

where:

V<sub>RFF</sub> = 0.6484V, 0.8984V, or 1.0V (set by C\_SEL1).

The divider resistors are then given by Equation 5.

#### Equation 5:

$$\begin{split} R_{FB1} &= V_{OUT} \times \left( \frac{R_{PAR}}{V_{REF}} \right) \\ R_{FB2} &= R_{FB1} \times \left( \frac{R_{PAR}}{R_{FB1} - R_{PAR}} \right) \end{split}$$

where:

R<sub>FB1</sub> = Top divider resistor

R<sub>FB2</sub> = Bottom divider resistor

R<sub>PAR</sub> = Desired parallel resistance of R<sub>FB1</sub> and R<sub>FB2</sub>

V<sub>OUT</sub> = Output voltage

 $V_{RFF} = 0.6484V$ , 0.8984V, or 1.0V (set by C SEL1)

#### **Control-Loop Stability**

The IC uses valley current-mode control that is stabilized by selecting appropriate values of  $C_{OUT}$  and  $R_{GAIN}$ . No compensation network is required. For stability, the loop bandwidth (BW) should be 100kHz or less. Consider the case of using MLCC output capacitors that have nearly

ideal impedance characteristics in the frequency range of interest with negligible ESR and ESL. The loop bandwidth can be approximated by breaking the loop into gain terms as outlined below.

- 1) The IC's valley current-mode control scheme has an effective transconductance gain of 1/R<sub>GAIN</sub>.
- 2) For MLCC capacitors, the output capacitors contribute an impedance gain of  $1/(2 \times \pi \times C_{OUT} \times f)$ .
- 3) The feedback-divider contributes an attenuation of  $K_{DIV} = R_{FB2}/(R_{FB1} + R_{FB2})$ .
- 4) An inherent high-frequency pole located at 150kHz.

When the BW is 100kHz or less, the high-frequency pole can be ignored and the approximate loop gain and BW are given by Equation 6.

#### **Equation 6:**

$$\begin{split} |\text{LOOP\_GAIN (f)}| = & \frac{K_{DIV}}{2 \times \pi \times R_{GAIN} \times C_{OUT} \times f} \\ \text{BW} = & \frac{K_{DIV}}{2 \times \pi \times R_{GAIN} \times C_{OUT}} \\ \text{OR} \\ \text{BW} = & \frac{1}{2 \times \pi \times R_{GAIN} \text{ EFF} \times C_{OUT}} \end{split}$$

where:

RGAIN EFF = RGAIN/KDIV

For stability,  $R_{GAIN}$  and  $C_{OUT}$  should be chosen so that BW < 100 kHz.

The available  $R_{GAIN}$  settings are shown in <u>Table 7</u>. When choosing which  $R_{GAIN}$  setting to use, one should consider that while higher  $R_{GAIN}$  allows the loop to be stabilized with less  $C_{OUT}$ , less  $C_{OUT}$  generally results in higher ripple and larger transient overshoot and undershoot, so there needs to be a balance.

#### Integrator

The IC has an integrator included in its error amplifier that was ignored in the above equations for simplicity. The integrator only adds gain at low frequencies, so it does not really effect the loop BW calculation. The purpose of the integrator is to improve load regulation. The integrator adds a factor of  $(1/t_{REC} + s)/s$  to the loop gain.

### **Step Response**

R<sub>GAIN\_EFF</sub> is important since it determines the small-signal transient response of the regulator. When a load step is applied that does not exceed the slew-rate capability of the inductor current, the regulator responds linearly and V<sub>OUT</sub> temporarily changes by the amount of V<sub>OUT</sub> ERROR (see Equation 7).

### **Equation 7:**

The integrator causes  $V_{OUT}$  to recover to the nominal value with a time constant of  $t_{REC}$  = 20µs. The regulator can be modeled to a first-order by the averaged small-signal equivalent circuit shown in <u>Figure 4</u>. Here,  $V_{EQ}$  is an ideal voltage source,  $R_{EQ}$  is an equivalent lossless resistance created by the control-loop action, and  $L_{EQ}$  is an equivalent inductance. Note that  $L_{EQ}$  is not the same as the actual  $L_{OUT}$  inductor which has been absorbed into the model.  $C_{OUT}$  is the actual output capacitance.

### **Output-Capacitor ESR**

In the above control-loop discussion, the case of MLCC output capacitors has been considered. Another case worth mentioning is the use of output capacitors with more significant ESR. This can be considered as long as the capacitors are rated to handle the inductor current ripple and expected surge currents. Thus far, it has been assumed that  $C_{OUT}$  is comprised of MLCCs and the net ESR is negligible compared to  $R_{\rm GAIN}/K_{\rm DIV}$ . If the net ESR of the  $C_{\rm OUT}$  bank is not negligible compared to  $R_{\rm GAIN}/K_{\rm DIV}$ , the inductor current ripple is effectively sensed by the ESR and adds to the  $R_{\rm GAIN\_EFF}$  as shown in Equation 8.

#### **Equation 8:**

$$R_{GAIN\_EFF} = \frac{R_{GAIN}}{K_{DIV}} + ESR$$

Table 9. Recommended Inductors

| COMPANY | VALUE<br>(nH) | I <sub>SAT</sub> (A) | R <sub>DC</sub><br>(mΩ) | FOOTPRINT (mm) | HEIGHT<br>(mm) | PART<br>NUMBER | WEBSITE                  |
|---------|---------------|----------------------|-------------------------|----------------|----------------|----------------|--------------------------|
| Cooper  | 170           | 60                   | 0.29                    | 10.4 x 8.0     | 7.5            | FP1007R3-R17-R | www.cooperindustries.com |
| Pulse   | 210           | 64                   | 0.32                    | 13.5 x 13.0    | 8.0            | PA0513.211NLT  | www.pulseelectronics.com |
| Pulse   | 260           | 55                   | 0.32                    | 13.5 x 13.0    | 8.0            | PA0513.261NLT  | www.pulseelectronics.com |
| Pulse   | 320           | 45                   | 0.32                    | 13.5 x 13.0    | 8.0            | PA0513.321NLT  | www.pulseelectronics.com |
| Pulse   | 440           | 30                   | 0.32                    | 13.5 x 13.0    | 8.0            | PA0513.441NLT  | www.pulseelectronics.com |

The capacitor's ESR also introduces a zero into the loop gain. The inherent high-frequency pole helps to compensate this zero. For a more in-depth view of the effect of circuit values on regulator performance, the Maxim Simplis model and evaluation kit can be used. It is recommended to simulate and/or test regulator performance when using values other than the recommended component values.

The performance data shown in the <u>Typical Operating Characteristics</u> section was taken using the Maxim EV kit and component values in <u>Table 8</u>. For most applications, these are the optimum values to use. <u>Table 9</u> through <u>Table 11</u> show suitable part numbers for input and output capacitors and the inductor.



Figure 4. Averaged Small-Signal Equivalent Circuit of Regulator

**Note:** The large-signal transient response is approximately the larger between the V<sub>OUT</sub>\_ERROR and the Unloading Transient.

**Table 10. MLCC Input Capacitors** 

| CASE SIZE | VALUE<br>(μF) | TEMPERATURE<br>RATING | VOLTAGE<br>RATING | T<br>(NOTE 1)        | COMPANY              | PART NUMBER                                          |
|-----------|---------------|-----------------------|-------------------|----------------------|----------------------|------------------------------------------------------|
| 0603      | 1             | X7S<br>X7R            | 16V               | 0.8<br>(Note 2)      | Murata<br>TDK        | GRM188C71C105KA12D<br>C1608X7R1C105K                 |
| 0805      | 2.2           | X7R                   | 25V<br>16V<br>16V | 1.25<br>1.25<br>1.25 | Murata<br>TDK AVX    | GRM21BR71E225KA73L<br>C2012X7R1C225M<br>0805YC225MAT |
| 0805      | 4.7           | X7R                   | 16V               | 1.25                 | Murata               | GRM21BR71C475K                                       |
| 1206      | 4.7           | X7R                   | 16V               | 1.65                 | AVX<br>Murata        | 1206YC475MAT<br>GRM31CR71C475KA01L                   |
| 1206      | 10            | X7R                   | 16V               | 1.65                 | Murata<br>TDK AVX    | GRM31CR71C106KAC7L<br>C3216X7R1C106M<br>1206YC106MAT |
| 1210      | 10            | X7R                   | 16V<br>25V        | 2.0<br>2.5           | Murata<br>TDK        | GRM32DR71C106KA01L<br>C3225X7R1E106M                 |
| 1210      | 22            | X7R                   | 16V               | 2.45<br>2.5<br>2.5   | AVX<br>Murata<br>TDK | 1210YC226MAT<br>GRM32ER71A476K<br>C3225X7R1C226M     |

Note 1: T indicates nominal thickness in mm.

Note 2: Indicates capacitors with nominal thickness smaller than the minimum FCQFN package thickness.

**Table 11. Recommended Output Capacitors** 

| COMPANY     | VALUE<br>(μF)        | PART NUMBER                                                          | TEMP.<br>RATING          | VOLT.<br>RATING              | CASE<br>SIZE                 | T<br>(NOTE)               | WEBSITE               |
|-------------|----------------------|----------------------------------------------------------------------|--------------------------|------------------------------|------------------------------|---------------------------|-----------------------|
| AVX         | 22<br>22             | 08054D226MAT2A<br>12066D226MAT2A                                     | X5R<br>X5R               | 4V<br>6.3V                   | 0805<br>1206                 | 1.3<br>1.65               | www.avxcorp.com       |
| Murata      | 22<br>22<br>22       | GRM21BR60J226ME39L<br>GRM31CR60J226KE19L<br>GRM32DR60J226KA01L       | X5R<br>X5R<br>X5R        | 6.3V<br>6.3V<br>6.3V         | 0805<br>1206<br>1210         | 1.25<br>1.6<br>2.0        | www.murata.co.jp      |
| Panasonic   | 22<br>22<br>22       | ECJ3YB0J226M<br>ECJHVB0J226M<br>ECJ3Y70J226M                         | X5R<br>X5R<br>X7R        | 6.3V<br>6.3V<br>6.3V         | 1206<br>1206<br>1206         | 1.6<br>0.85<br>1.65       | www.panasonic.com     |
| Taiyo Yuden | 22<br>22<br>22       | AMK212BJ226MG<br>JMK316BJ226ML<br>JMK325BJ226MY                      | X5R<br>X5R<br>X5R        | 4V<br>6.3V<br>6.3V           | 0805<br>1206<br>1210         | 1.25<br>1.6<br>1.9        | www.taiyo-yuden.com   |
| TDK         | 22<br>22<br>22<br>22 | C2012X5R0J226M<br>C3216X5R0J226M<br>C3225X5R0J226M<br>C3216X6S0J226M | X5R<br>X5R<br>X5R<br>X6S | 6.3V<br>6.3V<br>6.3V<br>6.3V | 0805<br>1206<br>1210<br>1206 | 1.25<br>1.6<br>1.6<br>1.6 | www.component.tdk.com |

Note: T indicates nominal thickness in mm.

#### **Inductor Selection**

The output inductor has an important influence on the overall size, cost, and efficiency of the voltage regulator. Since the inductor is typically one of the larger components in the system, a minimum inductor value is particularly important in space-constrained applications. Smaller inductor values also permit faster transient response, reducing the amount of output capacitors needed to maintain transient tolerances.

For any buck regulator, the maximum current slew rate through the output inductor is given by Equation 9.

### **Equation 9:**

SlewRate = 
$$\frac{dI_L}{dt} = \frac{V_L}{L_{OUT}}$$

where:

I<sub>L</sub> = Inductor current

LOUT = Output inductance

V<sub>L</sub> = V<sub>DDH</sub> - V<sub>OUT</sub> during high-side FET conduction and -V<sub>OUT</sub> during low-side FET conduction

Equation 9 shows that larger inductor values limit the regulator's ability to slew current through the output inductor in response to step-load transients. Consequently, more output capacitors are required to supply (or store) sufficient charge to maintain regulation while the inductor current ramps up to supply the load.

In contrast, smaller inductor values increase the regulator's maximum achievable slew rate and decrease the necessary capacitance, at the expense of higher ripple current. The peak-to-peak ripple current is given by Equation 10.

#### **Equation 10:**

$$I_{OUTRIPPLE} = \frac{t_{H\_ON} \times (V_{DDH} - V_{OUT})}{L_{OUT}}$$

where:

 $t_{H\_ON}$  = High-side switch on-time (based on nominal  $V_{OUT}$ ) (see Equation 1)

L<sub>OUT</sub> = Output inductance

V<sub>DDH</sub> = Input voltage

V<sub>OUT</sub> = Output voltage

From Equation 10, for the same switching frequency, ripple current increases as L decreases. This increased ripple current results in increased AC losses, larger peak current, and for the same output capacitance, results in increased output-voltage ripple.

I<sub>OUTRIPPLE</sub> should be set to 25% to 50% of the IC's rated output current. A suitable inductor value can then be found by solving Equation 10 for inductance as in Equation 11 and Equation 12.

#### **Equation 11:**

$$L_{OUT} = \frac{V_{OUT}(V_{DDH} - V_{OUT})}{V_{DDH} \times I_{OUTRIPPLE} \times f_{SW}}$$

And assuming  $I_{OUTRIPPLE} = 0.25 \times I_{OUT}$  for a typical inductor value, see Equation 12.

#### Equation 12:

$$L_{OUT} = \frac{V_{OUT}(V_{DDH} - V_{OUT})}{V_{DDH} \times (0.25 \times I_{OUT}) \times f_{SW}}$$

So, for a 35A regulator running at 400kHz with  $V_{DDH}$  = 12V and  $V_{OUT}$  = 1V, Equation 13 shows the target value for the inductor.

#### **Equation 13:**

$$L_{OUT} = \frac{1 \times (12 - 1)}{12 \times 0.25 \times 35 \times 400,000}$$
$$= 262 \text{nH}$$

The saturation current rating of the inductor is another important consideration. At current limit, the peak inductor current is given Equation 14.

### Equation 14:

where:

I<sub>OCP</sub> = Overcurrent-protection trip point (see <u>Electrical</u> <u>Characteristics</u> and <u>Current Limiting and Short-Circuit</u> <u>Protection</u> sections)

I<sub>OUTRIPPLE</sub> = Peak-to-peak inductor current ripple, defined above

For proper OCP operation of the regulator, it is important that  $I_{PK}$  never exceeds the saturation current rating of the inductor ( $I_{SAT}$ ). It is recommended that a margin of at least 20% is included between  $I_{PK}$  and  $I_{SAT}$  as shown in Equation 15.

#### Equation 15:

$$I_{SAT} > 1.2 \times I_{PK}$$

Also, note that during a hard  $V_{OUT}$  short circuit,  $I_{OUTRIPPLE}$  increases because  $V_{OUT}$  went to zero in Equation 10.

Finally, the power dissipation of the inductor influences the regulation efficiency. Losses in the inductor include core loss, DC resistance loss and AC resistance loss. For the best efficiency, use inductors with core material exhibiting low loss in the range of 0.5MHz to 2MHz and low-winding resistance.

<u>Table 9</u> provides a summary of recommended inductor suppliers and part numbers.

### **Output Capacitor Selection**

The minimum recommended output capacitance for stability is given in the  $\underline{\textit{Control-Loop Stability}}$  section and is normally implemented using several 100µF 1206 (or similar) MLCCs. For low slew rate transient loads,  $R_{GAIN\_EFF}$  determines the  $V_{OUT\_ERROR}$  for a given load step per the small-signal model as discussed above. In this case,  $C_{OUT}$  has no effect on the  $V_{OUT\_ERROR}$ .

However, in the event that the slew rate of the load transient greatly exceeds the slew rate of the inductor current, the transient  $V_{OUT}$  error can be larger than predicted by the small-signal model. In this case, the  $V_{OUT}$  loading and unloading transients can be approximated by taking the larger result between Equation 7 and Equation 16.

#### Equation 16:

$$\label{eq:loadingtransient} \text{LOADINGTRANSIENT(V)} = \frac{L_{OUT} \times \left(I_{STEP} + \frac{I_{OUTRIPPLE}}{2}\right)^2}{2 \times C_{OUT} \times (V_{DDH} - V_{OUT})}$$

$$\text{UNLOADINGTRANSIENT(V)} = \frac{L_{\text{OUT}} \times \left(I_{\text{STEP}} + \frac{I_{\text{OUTRIPPLE}}}{2}\right)^2}{2 \times C_{\text{OUT}} \times V_{\text{OUT}}} + I_{\text{STEP}} \times \frac{t_{\text{H}} - \text{ON}}{C_{\text{OUT}}}$$

In order to meet an aggressive transient specification,  $C_{OUT}$  may have to be increased and/or  $L_{OUT}$  may have to be decreased. However, note that decreasing  $L_{OUT}$  results in larger inductor ripple current and thus decreased efficiency and increased output ripple.

Output voltage ripple is another important consideration in the selection of output capacitors. For a buck regulator operating in CCM, the total voltage ripple across the output capacitor bank can be approximated as the sum of three voltage waveforms: 1) the triangle wave that results from multiplying the AC ripple current by the ESR, 2) the square wave that results from multiplying the ripple current slew rate by the ESL and 3) the piece wise quadratic waveform that results from charging and discharging the output capacitor. Although the phasing of these three components does impact the total output ripple, a common approximation is to ignore the phasing and to find the upper bound of the peak-to-peak ripple by summing all three components, as shown in Equation 17.

### Equation 17:

$$V_{PP} = ESR(I_{OUTRIPPLE}) + ESL\left(\frac{V_{DDH}}{L_{OUT}}\right) + \left(\frac{I_{OUTRIPPLE}}{8 \times f_{SW} \times C_{OUT}}\right)$$

where:

ESR = Equivalent series resistance at the output

I<sub>OUTRIPPLE</sub> = Peak-to-peak inductor current ripple

ESL = High-frequency equivalent series inductance at output

V<sub>DDH</sub> = Input voltage

L<sub>OUT</sub> = Output inductance

f<sub>SW</sub> = Switching frequency

COUT = Output capacitance

In a typical MAX20735 application with a bank of 0805, X5R, 6.3V, and  $22\mu F$  output capacitors, these three components are roughly equal.

The ESL effect of an output capacitor on output-voltage ripple cannot be easily estimated from the resonant frequency; the high-frequency (10MHz or above) impedance of that capacitor should be used. PCB traces and vias in the  $V_{OUT}/GND$  loop contribute additional parasitic inductance

The final considerations in the selection of output capacitors are ripple current rating and power dissipation. Using a conservative design approach, the output capacitors should be designed to handle the maximum peak-to-peak AC ripple current experienced in the worst-case scenario. Because the recommended output capacitors have extremely low-ESR values, they are typically rated well above the current and power stresses seen here. For the triangular AC ripple current at the output, the total RMS current and power is given by Equation 18 and Equation 19.

**Equation 18:** 

$$I_{RMS\_COUT} = \frac{I_{OUTRIPPLE}}{\sqrt{12}}$$

where:

I<sub>OUTRIPPLE</sub> = Peak-to peak ripple current value.

**Equation 19:** 

$$P_{COUT} = I_{RMS\_COUT}^2 \times ESR$$

where ESR is the equivalent series resistance of the entire output capacitor bank

### Input Capacitor Selection

The selection and placement of input capacitors are important considerations. High-frequency input capacitors serve to control switching noise. Bulk input capacitors are designed to filter the pulsed DC current drawn by the regulator. For the best performance, lowest cost and smallest size of the MAX20735 systems, MLCC capacitors with 1210 or smaller case sizes, capacitance values of 47µF or smaller, 16V or 25V voltage ratings and X5R or better temperature characteristics are recommended as bulk. The minimum recommended value of capacitance are 2 x  $47\mu$ F (bulk) and  $1.0\mu$ F +  $0.1\mu$ F (high frequency). Smaller values of bulk capacitance can be used in direct proportion to the maximum load current.

It is recommended to choose the main MLCC input capacitance to control the peak-to-peak input voltage ripple to 2% to 3% of its DC value in accordance with Equation 20.

#### Equation 20:

$$C_{IN} = \frac{I_{MAX} \times V_{OUT} \times \left(V_{DDH} - V_{OUT}\right)}{\left(f_{SW} \times V_{DDH}^2 \times V_{INPP}\right)}$$

where:

C<sub>IN</sub> = Input capacitance (MLCC)

I<sub>MAX</sub> = Maximum load current

 $V_{DDH} = DC$  input voltage

V<sub>OUT</sub> = DC output voltage

f<sub>SW</sub> = Switching frequency (CCM)

V<sub>INPP</sub> = Target peak-to-peak input voltage ripple

Because the bulk input capacitors must source the pulsed DC input current of the regulator, the power dissipation and ripple current rating for these capacitors are far more important than that for the output capacitors. The RMS current that the input capacitor must withstand can be approximated using Equation 21.

### Equation 21:

$$I_{RMS\_CIN} = \frac{I_{LOAD}\sqrt{V_{OUT}(V_{DDH} - V_{OUT})}}{V_{DDH}}$$

where I<sub>LOAD</sub> is the output DC load current.

With an equivalent series resistance of the bulk input capacitor bank (ESRCIN), the total power dissipation in the input capacitors is given by Equation 22.

#### Equation 22:

### **Resistor Selection and its Effect** on DC Output Voltage Accuracy

RFB1 and RFB2 set the output voltage as described in Equation 4. The tolerance of these resistors affects the accuracy of the set output voltage. Due to the form of Equation 4, the effect is higher at higher output voltages. Figure 5 shows the effect of 0.1% tolerance resistors over a range of output voltages. For different tolerance resistors, multiply the output-voltage error by the resistors' tolerances divided by 0.1%. For example, for 0.5% tolerance resistors, multiply the output error shown by 5. To obtain accuracy overtemperature, for a worst case, the temperature coefficients multiplied by the temperature range should be added to the tolerance (i.e., for 25ppm/°C resistors over a 50°C excursion, add 0.125% to the 25°C tolerance). The error due to the voltage feedback resistors' tolerance, RFB1 and RFB2 should be added to the output-voltage tolerance due to the IC's feedback-voltage accuracy shown in the Electrical Characteristics table.



Figure 5. DC Accuracy Impact Showing Effect of 0.1% Tolerance for R<sub>FB1</sub> and R<sub>FB2</sub>

### **PCB Layout**

PCB layout can dramatically affect the performance of the regulator. A poorly designed board can degrade efficiency, noise performance, and even control loop stability. At higher switching frequencies, layout issues are especially critical.

As a general guideline, the input capacitors and the output inductor should be placed in close proximity to the regulator IC, while the output capacitors should be lumped together as close as possible to the load. Traces to these components should be kept as short and wide as possible in order to minimize parasitic inductance and resistance. Traces connecting the input capacitors and V<sub>DDH</sub> (power input node) on the IC require particular attention since they carry currents with the largest RMS values and fastest slew rates. According to best practice, the input capacitors should be placed as close as possible to the input supply pins with the smallest package high-frequency capacitor being the closest to the IC and no more than 60 mils from the IC pins. Preferably, there should be an uninterrupted ground plane located immediately underneath these high-frequency current paths, with the ground plane located no more than 8 mils below the top layer. By keeping the flow of this high-frequency AC current localized to a tight loop at the regulator, electromagnetic interference (EMI) can be minimized.

Voltage sense lines should be routed differentially directly from the load points. The ground plane can be used as a shield for these or other sensitive signals to protect them from capacitive or magnetic coupling of high-frequency noise.

For remote-sense applications where the load and regulator IC are separated by a significant distance or impedance, it is important to place the majority of the output capacitors directly at the load. Ideally, for system stability, all of the output capacitors should be placed as close as possible to the load. In remote-sense applications, common-mode filtering is necessary to filter high-frequency noise in the sense lines.

The following layout recommendations should be used for optimal performance:

- It is essential to have a low-impedance and uninterrupted ground plane under the IC and extended out underneath the inductor and output capacitor bank.
- Multiple vias are recommended for all paths that carry high currents (i.e., GND, V<sub>DDH</sub>, VX). Vias should be placed close to the chip to create the shortest possible current loops. Via placement must not obstruct the flow of currents or mirror currents in the ground plane.
- A single via in close proximity to the chip should be used to connect the top layer A<sub>GND</sub> trace to the second layer ground plane, it must not be connected to the top power ground area.
- The feedback divider and compensation network should be close to the IC to minimize the noise on the IC side of the divider.

Gerber files with layout information and complete reference designs can be obtained by contacting a Maxim account representative.



Figure 6. Reference Schematic ( $V_{DDH} = 4.5V$  to 16V,  $V_{OUT} = 1V$ )

# **Ordering Information**

| PART          | TEMP RANGE      | PIN-PACKAGE |  |  |
|---------------|-----------------|-------------|--|--|
| MAX20735EPL+  | -40°C to +125°C | 15 FCQFN    |  |  |
| MAX20735EPL+T | -40°C to +125°C | 15 FCQFN    |  |  |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.
T = Tape and reel.

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                 | PAGES<br>CHANGED |
|--------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0                  | 6/16             | Initial release                                                                                                                                                                                                                                                                                                                             | _                |
| 1                  | 5/17             | Updated Electrical Ratings in table and Typical System Efficiency vs. Load Current chart on first page. Updated Package Information table, Operating Ratings, Electrical Characteristics table, Table 7, and Typical Operating Characteristics. Added Average Input Current Limit section and new Equation 3. Renumbered Equations 4 to 22. | 1–9<br>15–16     |

For information on other Maxim Integrated products, visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.