

Click here to ask an associate for production status of specific part numbers.

# RS-485 Transceivers with Low-Voltage Logic Interface

## **MAX13433E**

#### **General Description**

The MAX13430E–MAX13433E are full- and half-duplex RS-485 transceivers that feature an adjustable low-voltage logic interface for operation in multivoltage systems. This allows direct interfacing to low-voltage ASIC/FPGAs without extra components. The MAX13430E–MAX13433E RS-485 transceivers operate with a  $\rm V_{CC}$  voltage supply from +3V to +5V. The low-voltage logic interface operates with a voltage supply from +1.62V to  $\rm V_{CC}$ .

The MAX13430E/MAX13432E feature reduced slewrate drivers that minimize EMI and reduce reflections caused by improperly terminated cables, allowing error-free data transmission up to 500kbps. The MAX13431E/MAX13433E driver slew rates are not limited, enabling data transmission up to 16Mbps. The MAX13430E/MAX13431E are intended for half-duplex communications, and the MAX13432E/MAX13433E are intended for full-duplex communications.

The MAX13430E/MAX13431E are available in 10-pin  $\mu$ MAX® and 10-pin TDFN packages. The MAX13432E/MAX13433E are available in 14-pin TDFN and 14-pin SO packages.

**HVAC** 

### **Applications**

- Industrial Control Systems
  Motor Control
- Portable Industrial
- Equipment

#### **Features**

- Wide +3V to +5V Input Supply Range
- Low-Voltage Logic Interface +1.62V (min)
- Ultra-Low Supply Current in Shutdown Mode 10μA I<sub>CC</sub> (max), 1μA I<sub>L</sub> (max)
- Thermal Shutdown Protection
- Hot-Swap Input Structures on DE and RE
- 1/8-Unit Load Allows Up to 256 Transceivers on the Bus
- Enhanced Slew-Rate Limiting (MAX13430E/MAX13432E)
- Extended ESD Protection for RS-485 I/O Pins
  - · ±30kV Human Body Model
  - ±15kV Air-Gap Discharge per IEC 61000-4-2
  - ±10kV Contact Discharge per IEC 61000-4-2
- Extended -40°C to +85°C Operating Temperature Range
- Space-Saving TDFN and µMAX Packages

Typical Application Circuits appears at end of data sheet.

### **Ordering Information/Selector Guide**

| PART                  | PIN-PACKAGE                | FULL/HALF<br>DUPLEX | DATA RATE<br>(Mbps) | SLEW RATE<br>LIMITED | TRANSCEIVERS<br>ON BUS | TOP<br>MARK | PACKAGE<br>CODE |
|-----------------------|----------------------------|---------------------|---------------------|----------------------|------------------------|-------------|-----------------|
| <b>MAX13430E</b> ETB+ | 10 TDFN-EP*<br>(3mm x 3mm) | Half                | 0.5                 | Yes                  | 256                    | AUS         | T1033-1         |
| MAX13430EEUB+         | 10 μMAX<br>(3mm x 3mm)     | Half                | 0.5                 | Yes                  | 256                    | _           | U10-2           |
| <b>MAX13431E</b> ETB+ | 10 TDFN-EP*<br>(3mm x 3mm) | Half                | 16                  | No                   | 256                    | AUT         | T1033-1         |
| MAX13431EEUB+         | 10 μMAX<br>(3mm x 3mm)     | Half                | 16                  | No                   | 256                    | _           | U10-2           |
| MAX13432EESD+         | 14 SO                      | Full                | 0.5                 | Yes                  | 256                    | _           | S14-1           |
| MAX13432EETD+         | 14 TDFN-EP*<br>(3mm x 3mm) | Full                | 0.5                 | Yes                  | 256                    | AEG         | T1433-2         |
| MAX13433EESD+         | 14 SO                      | Full                | 16                  | No                   | 256                    | _           | S14-1           |
| MAX13433EESD/V+       | 14 SO                      | Full                | 16                  | No                   | 256                    | _           | S14-1           |
| MAX13433EETD+         | 14 TDFN-EP*<br>(3mm x 3mm) | Full                | 16                  | No                   | 256                    | AEH         | T1433-2         |

**Note:** All devices are specified over the extended -40°C to +85°C operating temperature range.

μMAX is a registered trademark of Maxim Integrated Products, Inc.

19-4322; Rev 3; 3/24

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

<sup>\*</sup>EP = Exposed pad.

<sup>/</sup>V denotes an automotive qualified part.

# **Absolute Maximum Ratings**

| (All voltages referenced to GND.)          |                                |
|--------------------------------------------|--------------------------------|
| Supply Voltage (V <sub>CC</sub> )          |                                |
| Logic Supply Voltage (V <sub>L</sub> )     | 0.3V to +6V                    |
| Control Input Voltage (RE)                 | 0.3V to (V <sub>L</sub> +0.3V) |
| Control Input Voltage (DE)                 | 0.3V to +6V                    |
| Driver Input Voltage (DI)                  | 0.3V to +6V                    |
| Driver Output Voltage (Y, Z, A, B)         | 8V to +13V                     |
| Receiver Input Voltage (A, B)              |                                |
| (MAX13430E/MAX13431E)                      | 8V to +13V                     |
| Receiver Input Voltage (A, B)              |                                |
| (MAX13432E/MAX13433E)                      | 25V to +25V                    |
| Receiver Output Voltage (RO)               | $-0.3V$ to $(V_L + 0.3V)$      |
| Driver Output Current                      | ±250mA                         |
| Short-Circuit Duration (RO, A, B) to GND   | Continuous                     |
| Power Dissipation (T <sub>A</sub> = +70°C) |                                |
| 10-Pin µMAX (derate 8.8mW/°C above +       | -70°C)707mW                    |
| 10-Pin TDFN (derate 24.4mW/°C above        | +70°C)1951mW                   |
|                                            |                                |

| 14-Pin TDFN (derate 24.4mW/°C above 14-Pin SO (derate 11.9mW/°C above +7 Junction-to-Ambient Thermal Resistance ( | 70°C)952mW                  |
|-------------------------------------------------------------------------------------------------------------------|-----------------------------|
| 10-Pin µMAX                                                                                                       |                             |
| 10-Pin TDFN                                                                                                       |                             |
| 14-Pin TDFN                                                                                                       | 41°C/W                      |
| 14-Pin SO`                                                                                                        | 84°C/W                      |
| Junction-to-Ambient Thermal Resistance (                                                                          | (θ <sub>JC</sub> ) (Note 1) |
| 10-Pin μMAX                                                                                                       | 42°C/W                      |
| 10-Pin TDFN                                                                                                       | 9°C/W                       |
| 14-Pin TDFN                                                                                                       | 8°C/W                       |
| 14-Pin SO                                                                                                         | 34°C/W                      |
| Operating Temperature Range                                                                                       | 40°C to +85°C               |
| Junction Temperature                                                                                              | +150°C                      |
| Storage Temperature Range                                                                                         |                             |
| Lead Temperature (soldering, 10s)                                                                                 | +300°C                      |
| Soldering Temperature (reflow)                                                                                    | +260°C                      |
|                                                                                                                   |                             |

**Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.analog.com/thermal-tutorial">www.analog.com/thermal-tutorial</a>.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **DC Electrical Characteristics**

 $(V_{CC}$  = +3V to +5.5V,  $V_L$  = +1.8V to  $V_{CC}$ ,  $T_A$  = -40°C to +85°C, unless otherwise noted. Typical values are  $V_{CC}$  = +5V,  $V_L$  = +1.8V at  $T_A$  = +25°C.) (Notes 2, 3)

| PARAMETER SYMBOL                                      |                   | CONDITIONS                                                                                                               | MIN  | TYP                | MAX             | UNITS |
|-------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------|------|--------------------|-----------------|-------|
| POWER SUPPLY                                          |                   |                                                                                                                          |      |                    |                 |       |
| V <sub>CC</sub> Supply-Voltage Range                  | V <sub>CC</sub>   |                                                                                                                          | 3    |                    | 5.5             | V     |
| V <sub>L</sub> Supply-Voltage Range                   | $V_{L}$           |                                                                                                                          | 1.62 |                    | V <sub>CC</sub> | V     |
| I <sub>CC</sub> Supply Current                        | Icc               | DE = $\overline{RE}$ = high, no load<br>DE = $\overline{RE}$ = low, no load<br>DE = high, $\overline{RE}$ = low, no load |      |                    | 2               | mA    |
| I <sub>CC</sub> Supply Current in Shutdown Mode       | I <sub>SHDN</sub> | DE = low, RE = high, no load                                                                                             |      |                    | 10              | μA    |
| V <sub>L</sub> Supply Current                         | ΙL                | RO = no load                                                                                                             |      |                    | 1               | μA    |
| DRIVER                                                |                   |                                                                                                                          |      |                    |                 |       |
|                                                       |                   | $R_L = 100\Omega, V_{CC} = +3V$                                                                                          | 2    |                    | V <sub>CC</sub> |       |
| Differential Driver Output                            | V <sub>OD</sub>   | $R_L = 54\Omega$ , $V_{CC} = +3V$                                                                                        |      |                    | V <sub>CC</sub> | V     |
| (Figure 1)                                            |                   | $R_L = 100\Omega, V_{CC} = +4.5V$                                                                                        |      |                    | V <sub>CC</sub> | V     |
|                                                       |                   | $R_L = 54\Omega, V_{CC} = +4.5V$                                                                                         | 2.25 |                    | V <sub>CC</sub> |       |
| Change in Magnitude of<br>Differential Output Voltage | ΔV <sub>OD</sub>  | $R_L$ = 100Ω or 54Ω, Figure 1 (Note 4)                                                                                   |      |                    | 0.2             | V     |
| Driver Common-Mode Output<br>Voltage                  | Voc               | $R_L$ = 100Ω or 54Ω, Figure 1                                                                                            |      | V <sub>CC</sub> /2 | 3               | V     |
| Change in Magnitude of Common-Mode Voltage            | ΔV <sub>OC</sub>  | $R_L$ = 100Ω or 54Ω, Figure 1 (Note 4)                                                                                   |      |                    | 0.2             | V     |

## **DC Electrical Characteristics (continued)**

(V<sub>CC</sub> = +3V to +5.5V, V<sub>L</sub> = +1.8V to V<sub>CC</sub>, T<sub>A</sub> = -40°C to +85°C, unless otherwise noted. Typical values are V<sub>CC</sub> = +5V, V<sub>L</sub> = +1.8V at T<sub>A</sub> = +25°C.) (Notes 2, 3)

| PARAMETER                                     | SYMBOL              | CONDIT                                          | IONS                   | MIN                                 | TYP  | MAX                     | UNITS |
|-----------------------------------------------|---------------------|-------------------------------------------------|------------------------|-------------------------------------|------|-------------------------|-------|
| Output Leakage Current                        |                     | DE = GND,                                       | V <sub>IN</sub> = +12V |                                     |      | 125                     |       |
| (Y and Z)                                     | l <sub>OLK</sub>    | $V_{CC} = V_{GND}$ or +5.5V                     | V <sub>IN</sub> = -7V  | -100                                |      |                         | μA    |
| Driver Short-Circuit Output                   | 1                   | 0 ≤ V <sub>OUT</sub> ≤ +12V                     |                        |                                     |      | +250                    | m A   |
| Current (Note 5)                              | losp                | -7V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub>        |                        | -250                                |      |                         | mA    |
| Driver Short-Circuit Output                   |                     | $(V_{CC} - 1V) \le V_{OUT} \le +1$              | 2V                     | 15                                  |      |                         | Л     |
| Foldback Current (Note 5)                     | IOSDF               | -7V ≤ V <sub>OUT</sub> ≤ +1V                    |                        |                                     |      | -15                     | mA    |
| Thermal Shutdown Threshold                    | T <sub>TS</sub>     |                                                 |                        |                                     | +150 |                         | °C    |
| Thermal Shutdown Hysteresis                   | T <sub>TSH</sub>    |                                                 |                        |                                     | 15   |                         | °C    |
| RECEIVER                                      |                     |                                                 |                        |                                     |      |                         |       |
| Input Current (A and B)                       | 1                   | DE = GND,                                       | $V_{CM} = +12V$        |                                     |      | 125                     |       |
| Input Current (A and B)                       | I <sub>A, B</sub>   | $V_{CC} = V_{GND}$ or +5.5V                     | V <sub>CM</sub> = -7V  | -100                                |      |                         | μA    |
| Receiver Differential Threshold Voltage       | V <sub>TH</sub>     | -7V ≤ V <sub>CM</sub> ≤ +12V                    |                        | -200                                |      | -50                     | mV    |
| Receiver Input Hysteresis                     | ΔV <sub>TH</sub>    | V <sub>CM</sub> = 0                             |                        |                                     | 15   |                         | mV    |
| Receiver Input Resistance                     | R <sub>IN</sub>     | -7V ≤ V <sub>CM</sub> ≤ +12V                    |                        | 96                                  |      |                         | kΩ    |
| LOGIC INTERFACE                               |                     |                                                 |                        |                                     |      |                         |       |
| Input High Logic Level (DI, DE, RE)           | V <sub>IH</sub>     |                                                 |                        | 2/3 x<br>V <sub>L</sub>             |      |                         | V     |
| Input Low Logic Level (DI, DE, RE)            | V <sub>IL</sub>     |                                                 |                        |                                     |      | 1/3 x<br>V <sub>L</sub> | V     |
| Input Current (DI, DE, RE)                    | I <sub>IN</sub>     | $V_{DI} = V_{DE} = V_{\overline{RE}} = V_{L} =$ | +5.5V                  |                                     |      | ±1                      | μΑ    |
| Input Impedance on First<br>Transition        | R <sub>DE, RE</sub> |                                                 |                        | 1                                   |      | 10                      | kΩ    |
| Output High Logic Level (RO)                  | V <sub>OH</sub>     | $I_{O} = -1 \text{ mA}, V_{A} - V_{B} = V_{1}$  | ГН                     | V <sub>L</sub> - 0.4                |      |                         | V     |
| Output Low Logic Level (RO)                   | V <sub>OL</sub>     | $I_{O} = 1 \text{mA}, V_{A} - V_{B} = -V_{1}$   | <br>[H                 |                                     |      | 0.4                     | V     |
| Receiver Three-State Output<br>Current (RO)   | I <sub>OZR</sub>    | 0 ≤ V <sub>RO</sub> ≤ VL                        |                        | -1                                  | 0.01 | +1                      | μA    |
| Receiver Output Short-Circuit<br>Current (RO) | I <sub>OSR</sub>    | $0 \le V_{RO} \le V_L$                          |                        | -110                                |      | +110                    | mA    |
| ESD PROTECTION                                |                     |                                                 |                        |                                     |      |                         |       |
|                                               |                     | IEC 61000-4-2 Air Gap I                         | Discharge              |                                     | ±15  |                         |       |
| A, B, Y, Z to GND                             |                     | IEC 61000-4-2 Contact Discharge                 |                        | IEC 61000-4-2 Contact Discharge ±10 |      |                         | kV    |
|                                               |                     | Human Body Model                                |                        |                                     | ±30  |                         |       |
| All Other Pins<br>(Except A, B, Y, and Z)     |                     | Human Body Model                                |                        |                                     | ±2   |                         | kV    |

## **Switching Characteristics (MAX13431E/MAX13433E (16Mbps))**

 $(V_{CC}$  = +3V to +5.5V,  $V_L$  = +1.8V to  $V_{CC}$ ,  $T_A$  = -40°C to +85°C, unless otherwise noted. Typical values are  $V_{CC}$  = +5V,  $V_L$  = +1.8V at  $T_A$  = +25°C.) (Notes 2, 3)

| PARAMETER                                       | SYMBOL                          | CONDITIONS                                             | MIN | TYP | MAX | UNITS |
|-------------------------------------------------|---------------------------------|--------------------------------------------------------|-----|-----|-----|-------|
| DRIVER                                          |                                 |                                                        |     |     |     |       |
| Driver Propagation Delay                        | t <sub>DPLH</sub>               | DPLH $C_L = 50 \text{pF}, R_{\text{DIFF}} = 54 \Omega$ |     |     | 50  | 200   |
| (Figures 2 and 3)                               | t <sub>DPHL</sub>               | CL = 50pF, KDIFF = 54Ω                                 |     |     | 50  | ns    |
| Driver Differential Output Rise or Fall Time    | t <sub>R</sub> , t <sub>F</sub> | $C_L$ = 50pF, RL = 54 $\Omega$ , Figures 2 and 3       |     |     | 15  | ns    |
| Differential Driver Output Skew   tdphh - tdphh | t <sub>DSKEW</sub>              | $C_L$ = 50pF, $R_L$ = 54 $\Omega$ , Figures 2 and 3    |     |     | 8   | ns    |
| Maximum Data Rate                               |                                 |                                                        | 16  |     |     | Mbps  |
| Driver Enable to Output High                    | t <sub>DZH</sub>                | $C_L = 50$ pF, $R_L = 500\Omega$ , Figure 4            |     |     | 150 | ns    |
| Driver Enable to Output Low                     | t <sub>DZL</sub>                | $C_L = 50$ pF, $R_L = 500\Omega$ , Figure 5            |     |     | 150 | ns    |
| Driver Disable Time from Low                    | t <sub>DLZ</sub>                | $C_L = 50$ pF, $R_L = 500\Omega$ , Figure 4            |     |     | 100 | ns    |
| Driver Disable Time from High                   | t <sub>DHZ</sub>                | $C_L = 50$ pF, $R_L = 500\Omega$ , Figure 5            |     |     | 120 | ns    |
| Driver Enable from Shutdown to Output High      | t <sub>DZH</sub> (SHDN)         | $C_L = 50$ pF, $R_L = 500\Omega$ , Figure 4            |     |     | 5   | μs    |
| Driver Enable from Shutdown to Output Low       | t <sub>DZL</sub> (SHDN)         | C <sub>L</sub> = 50pF, R <sub>L</sub> = 500Ω, Figure 5 |     |     | 5   | μs    |
| RECEIVER                                        |                                 |                                                        |     |     |     |       |
| Receiver Propagation Delay                      | t <sub>RPLH</sub>               | C <sub>I</sub> = 15pF                                  |     |     | 80  | ns    |
| (Figures 6 and 7)                               | tRPHL                           | -                                                      |     |     | 80  |       |
| Receiver Output Skew                            | trskew                          | C <sub>L</sub> = 15pF, Figures 6 and 7                 |     |     | 13  | ns    |
| Maximum Data Rate                               |                                 |                                                        | 16  |     |     | Mbps  |
| Receiver Enable to Output Low                   | t <sub>RZL</sub>                | Figure 8                                               |     |     | 50  | ns    |
| Receiver Enable to Output High                  | t <sub>RZH</sub>                | Figure 8                                               |     |     | 50  | ns    |
| Receiver Disable Time from Low                  | t <sub>RLZ</sub>                | Figure 8                                               |     |     | 50  | ns    |
| Receiver Disable Time from High                 | t <sub>RHZ</sub>                | Figure 8                                               |     |     | 50  | ns    |
| Receiver Enable from<br>Shutdown to Output High | t <sub>RZH</sub> (SHDN)         | Figure 8                                               |     |     | 5   | μs    |
| Receiver Enable from<br>Shutdown to Output Low  | t <sub>RZL</sub> (SHDN)         | Figure 8                                               |     |     | 5   | μs    |
| DRIVER/RECEIVER                                 | •                               |                                                        |     |     |     |       |
| Time to Shutdown                                | tshdn                           |                                                        | 50  | 340 | 700 | ns    |

## Switching Characteristics (MAX13430E/MAX13432E (500kbps))

 $(V_{CC}$  = +3V to +5.5V,  $V_L$  = +1.8V to  $V_{CC}$ ,  $T_A$  = -40°C to +85°C, unless otherwise noted. Typical values are  $V_{CC}$  = +5V,  $V_L$  = +1.8V at  $T_A$  = +25°C.) (Notes 2, 3)

| PARAMETER                                       | SYMBOL                          | CONDITIONS                                             | MIN | TYP | MAX | UNITS |
|-------------------------------------------------|---------------------------------|--------------------------------------------------------|-----|-----|-----|-------|
| DRIVER                                          |                                 |                                                        | •   |     |     |       |
| Driver Propagation Delay                        | t <sub>DPLH</sub>               | $C_{l} = 50 \text{pF}, R_{l} = 54 \Omega$              |     |     | 800 | no    |
| (Figures 2 and 3)                               | t <sub>DPHL</sub>               | CL = 50pF, RL = 54Ω                                    | 180 |     | 800 | ns    |
| Driver Differential Output Rise or Fall Time    | t <sub>R</sub> , t <sub>F</sub> | $C_L$ = 50pF, $R_L$ = 54 $\Omega$ , Figures 2 and 3    | 200 |     | 800 | ns    |
| Differential Driver Output Skew   tdphh - tdphh | t <sub>DSKEW</sub>              | $C_L$ = 50pF, $R_L$ = 54 $\Omega$ , Figures 2 and 3    |     |     | 100 | ns    |
| Maximum Data Rate                               |                                 |                                                        | 500 |     |     | kbps  |
| Driver Enable to Output High                    | t <sub>DZH</sub>                | $C_L = 50$ pF, $R_L = 500\Omega$ , Figure 4            |     |     | 2.5 | μs    |
| Driver Enable to Output Low                     | t <sub>DZL</sub>                | $C_L = 50$ pF, $R_L = 500\Omega$ , Figure 5            |     |     | 2.5 | μs    |
| Driver Disable Time from Low                    | t <sub>DLZ</sub>                | $C_L = 50$ pF, $R_L = 500\Omega$ , Figure 4            |     |     | 100 | ns    |
| Driver Disable Time from High                   | t <sub>DHZ</sub>                | $C_L = 50$ pF, $R_L = 500\Omega$ , Figure 5            |     |     | 120 | ns    |
| Driver Enable from Shutdown to Output High      | t <sub>DZH</sub> (SHDN)         | C <sub>L</sub> = 50pF, R <sub>L</sub> = 500Ω, Figure 4 |     |     | 5   | μs    |
| Driver Enable from Shutdown to Output Low       | t <sub>DZL</sub> (SHDN)         | C <sub>L</sub> = 50pF, R <sub>L</sub> = 500Ω, Figure 5 |     |     | 5   | μs    |
| RECEIVER                                        |                                 |                                                        |     |     |     |       |
| Receiver Propagation Delay                      | t <sub>RPLH</sub>               | C <sub>I</sub> = 15pF                                  |     |     | 200 | ne    |
| (Figures 6 and 7)                               | t <sub>RPHL</sub>               | CL - 15pr                                              |     |     | 200 | ns    |
| Receiver Output Skew                            | trskew                          | C <sub>L</sub> = 15pF, Figures 6 and 7                 |     |     | 30  | ns    |
| Maximum Data Rate                               |                                 |                                                        | 500 |     |     | kbps  |
| Receiver Enable to<br>Output Low                | t <sub>RZL</sub>                | Figure 8                                               |     |     | 50  | ns    |
| Receiver Enable to<br>Output High               | t <sub>RZH</sub>                | Figure 8                                               |     |     | 50  | ns    |
| Receiver Disable Time from Low                  | t <sub>RLZ</sub>                | Figure 8                                               |     |     | 50  | ns    |
| Receiver Disable Time from High                 | t <sub>RHZ</sub>                | Figure 8                                               |     |     | 50  | ns    |
| Receiver Enable from<br>Shutdown to Output High | t <sub>RZH</sub> (SHDN)         | Figure 8                                               |     |     | 5   | μs    |
| Receiver Enable from<br>Shutdown to Output Low  | t <sub>RZL</sub> (SHDN)         | Figure 8                                               |     |     | 5   | μs    |

### Switching Characteristics (MAX13430E/MAX13432E (500kbps)) (continued)

 $(V_{CC} = +3V \text{ to } +5.5V, V_L = +1.8V \text{ to } V_{CC}, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted.}$  Typical values are  $V_{CC} = +5V, V_L = +1.8V \text{ at } T_A = +25^{\circ}\text{C}.)$  (Notes 2, 3)

| PARAMETER        | SYMBOL            | CONDITIONS | MIN | TYP | MAX | UNITS |
|------------------|-------------------|------------|-----|-----|-----|-------|
| DRIVER/RECEIVER  |                   |            |     |     |     |       |
| Time to Shutdown | t <sub>SHDN</sub> |            | 50  | 340 | 700 | ns    |

- **Note 2:** Parameters are 100% production tested at T<sub>A</sub> = +25°C, unless otherwise noted. Limits over temperature are guaranteed by design.
- **Note 3:** All currents into the device are positive. All currents out of the device are negative. All voltages are referenced to device ground, unless otherwise noted.
- Note 4: ΔV<sub>OD</sub> and ΔV<sub>OC</sub> are the changes in V<sub>OD</sub> and V<sub>OC</sub>, respectively, when the DI input changes state.
- Note 5: The short-circuit output current is the peak current just prior to current limiting; the short-circuit foldback output current applies during current limiting to allow a recovery from bus contention.

### **Typical Operating Characteristics**

( $V_{CC}$  = +5V,  $V_L$  = +5V,  $T_A$  = +25°C, unless otherwise noted.)













# **Typical Operating Characteristics (continued)** (V<sub>CC</sub> = +5V, V<sub>L</sub> = +5V, T<sub>A</sub> = +25°C, unless otherwise noted.)



















## **Test Circuits and Waveforms**



Figure 1. Driver DC Test Load



Figure 2. Driver Timing Test Circuit



Figure 3. Driver Propagation Delays

# **Test Circuits and Waveforms (continued)**



Figure 4. Driver Enable and Disable Times (t<sub>DHZ</sub>, t<sub>DZH</sub>, and t<sub>DZH(SHDN)</sub>)



Figure 5. Driver Enable and Disable Times ( $t_{DZL}$ ,  $t_{DLZ}$ , and  $t_{DZL(SHDN)}$ )

# **Test Circuits and Waveforms (continued)**



Figure 6. Receiver Propagation Delay Test Circuit



Figure 7. Receiver Propagation Delays



Figure 8. Receiver Enable and Disable Times

# **Pin Configurations**



# RS-485 Transceivers with Low-Voltage Logic Interface

# **Pin Description**

| PIN MAX13430E/MAX13431E |      |                 |                                                                                                                                                                                                                                                                                        |  |
|-------------------------|------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                         |      | NAME            | FUNCTION                                                                                                                                                                                                                                                                               |  |
| μMAX                    | TDFN |                 |                                                                                                                                                                                                                                                                                        |  |
| 1                       | 1    | $V_{L}$         | $V_L$ Input Logic-Supply Voltage. Bypass $V_L$ with a $0.1\mu F$ ceramic capacitor located as close as possible to the input.                                                                                                                                                          |  |
| 2                       | 2    | RO              | Receiver Output. When $\overline{RE}$ is low and if (A - B) $\geq$ -50mV, RO is high; if (A - B) $\leq$ -200mV, RO is low.                                                                                                                                                             |  |
| 3                       | 3    | DE              | Driver Output Enable. Drive DE high to enable driver outputs. These outputs are high impedance when DE is low. Drive RE high and DE low to enter low-power shutdown mode. DE is a hot-swap input (see the <i>Hot-Swap Capability</i> section for details.)                             |  |
| 4                       | 4    | RE              | Active-Low Receiver Output Enable. Drive $\overline{RE}$ low to enable RO; RO is high impedance when RE is high. Drive $\overline{RE}$ high and DE low to enter low-power shutdown mode. $\overline{RE}$ is a hot-swap input (see the <i>Hot-Swap Capability</i> section for details.) |  |
| 5                       | 5    | DI              | Driver Input. With DE high, a low on DI forces noninverting output low and inverting output high. Similarly, a high on DI forces noninverting output high and inverting output low.                                                                                                    |  |
| 6                       | 6    | GND             | Ground                                                                                                                                                                                                                                                                                 |  |
| 7                       | 7    | N.C.            | No Connection. Not internally connected. N.C. can be connected to GND.                                                                                                                                                                                                                 |  |
| 8                       | 8    | Α               | Noninverting Receiver Input and Noninverting Driver Output                                                                                                                                                                                                                             |  |
| 9                       | 9    | В               | Inverting Receiver Input and Inverting Driver Output                                                                                                                                                                                                                                   |  |
| 10                      | 10   | V <sub>CC</sub> | $V_{CC}$ Input Supply Voltage. Bypass $V_{CC}$ with a 1µF ceramic capacitor located as close as possible to the input for full ESD protection. If full ESD protection is not required, bypass $V_{CC}$ with a $0.1$ µF ceramic capacitor.                                              |  |
| _                       | _    | EP              | Exposed Pad (TDFN Only). Connect EP to GND.                                                                                                                                                                                                                                            |  |

# RS-485 Transceivers with Low-Voltage Logic Interface

# **Pin Description (continued)**

| PIN       |                     |                 |                                                                                                                                                                                                                                                                                 |  |  |  |
|-----------|---------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| MAX13432E | MAX13432E/MAX13433E |                 | FUNCTION                                                                                                                                                                                                                                                                        |  |  |  |
| so        | TDFN                |                 |                                                                                                                                                                                                                                                                                 |  |  |  |
| 1         | 1                   | V <sub>L</sub>  | $V_L$ Input Logic Supply Voltage. Bypass $V_L$ with a 0.1 $\mu F$ ceramic capacitor located as close as possible to the input.                                                                                                                                                  |  |  |  |
| 2         | 2                   | RO              | Receiver Output. When $\overline{RE}$ is low and if (A - B) $\geq$ -50mV, RO is high; if (A - B) $\leq$ -200mV, RO is low.                                                                                                                                                      |  |  |  |
| 3         | 3                   | DE              | Driver Output Enable. Drive DE high to enable driver outputs. These outputs are high impedance when DE is low. Drive $\overline{RE}$ high and DE low to enter low-power shutdown mode. DE is a hot-swap input (see the Hot-Swap Capability section for details.)                |  |  |  |
| 4         | 4                   | RE              | Active-Low Receiver Output Enable. Drive $\overline{RE}$ low to enable RO; RO is high impedance when RE is high. Drive $\overline{RE}$ high and DE low to enter low-power shutdown mode. $\overline{RE}$ is a hot-swap input (see the Hot-Swap Capability section for details.) |  |  |  |
| 5         | 5                   | DI              | Driver Input. With DE high, a low on DI forces noninverting output low and inverting output high. Similarly, a high on DI forces noninverting output high and inverting output low.                                                                                             |  |  |  |
| 6         | 6                   | GND             | Ground                                                                                                                                                                                                                                                                          |  |  |  |
| 7, 13     | 7, 13               | N.C.            | No Connection. Not internally connected. N.C. can be connected to GND.                                                                                                                                                                                                          |  |  |  |
| 8         | 8                   | GND             | Ground                                                                                                                                                                                                                                                                          |  |  |  |
| 9         | 9                   | Υ               | Noninverting Driver Output                                                                                                                                                                                                                                                      |  |  |  |
| 10        | 10                  | Z               | Inverting Driver Output                                                                                                                                                                                                                                                         |  |  |  |
| 11        | 11                  | В               | Inverting Receiver Input                                                                                                                                                                                                                                                        |  |  |  |
| 12        | 12                  | Α               | Noninverting Receiver Input                                                                                                                                                                                                                                                     |  |  |  |
| 14        | 14                  | V <sub>CC</sub> | $V_{CC}$ Input Supply Voltage. Bypass $V_{CC}$ with a 1 $\mu$ F ceramic capacitor located as close as possible to the input for full ESD protection. If full ESD protection is not required, bypass $V_{CC}$ with a 0.1 $\mu$ F ceramic capacitor.                              |  |  |  |
| _         |                     | EP              | Exposed Pad (TDFN Only). Connect EP to GND.                                                                                                                                                                                                                                     |  |  |  |

# Function Tables and Functional Diagrams MAX13432E/MAX13433E (Full Duplex)

| TRANSMITTING |        |                  |                    |                    |  |  |  |
|--------------|--------|------------------|--------------------|--------------------|--|--|--|
|              | INPUTS |                  | OUTPUTS            |                    |  |  |  |
| RE           | DE     | DI               | Z                  | Υ                  |  |  |  |
| X            | 1      | 1                | 0                  | 1                  |  |  |  |
| Х            | 1      | 0                | 1                  | 0                  |  |  |  |
| 0            | 0      | х                | High-<br>Impedance | High-<br>Impedance |  |  |  |
| 1            | 0      | Х                | Shute              | down               |  |  |  |
|              |        | RECEI            | VING               |                    |  |  |  |
|              | INPUTS |                  | OUTPUT             |                    |  |  |  |
| RE           | DE     | A-B              | R                  | 0                  |  |  |  |
| 0            | Х      | ≥ -50mV          | ,                  | 1                  |  |  |  |
| 0            | Х      | ≤ -200mV         | (                  | )                  |  |  |  |
| 0            | Х      | Open/<br>Shorted | 1                  |                    |  |  |  |
| 1            | 1      | X                | High-Impedance     |                    |  |  |  |
| 1            | 0      | Х                | Shutdown           |                    |  |  |  |

# MAX13430E/MAX13431E (Half Duplex)

| TRANSMITTING |        |                  |                    |                    |  |  |  |
|--------------|--------|------------------|--------------------|--------------------|--|--|--|
|              | INPUTS |                  | OUTPUTS            |                    |  |  |  |
| RE           | DE     | DI               | В                  | Α                  |  |  |  |
| Х            | 1      | 1                | 0                  | 1                  |  |  |  |
| Х            | 1      | 0                | 1                  | 0                  |  |  |  |
| 0            | 0      | X                | High-<br>Impedance | High-<br>Impedance |  |  |  |
| 1            | 0      | Х                | Shutdown*          |                    |  |  |  |
|              |        | RECEI            | VING               |                    |  |  |  |
|              | INPUTS |                  | OUTPUT             |                    |  |  |  |
| RE           | DE     | A-B              | R                  | 0                  |  |  |  |
| 0            | X      | ≥ -50mV          | ,                  | 1                  |  |  |  |
| 0            | Х      | ≤-200mV          | (                  | )                  |  |  |  |
| 0            | Х      | Open/<br>Shorted | 1                  |                    |  |  |  |
| 1            | 1      | X                | High-Impedance     |                    |  |  |  |
| 1            | 0      | Х                | Shutdown*          |                    |  |  |  |

<sup>\*</sup>Shutdown mode, driver and receiver outputs are in high impedance.



Figure 9. Functional Diagrams

X = Don't care.

# RS-485 Transceivers with Low-Voltage Logic Interface

### **Detailed Description**

The MAX13430E–MAX13433E are full- and half-duplex RS-485 transceivers that feature an adjustable low-voltage logic interface for application in multivoltage systems. This allows direct interfacing to low-voltage ASIC/FPGAs without extra components. The MAX13430E–MAX13433E RS-485 transceivers operate with a V $_{\rm CC}$  voltage supply from +3V to +5V. The low-voltage logic interface operates with a voltage supply from +1.62V to V $_{\rm CC}$ .

The MAX13430E–MAX13433E are ±30kV ESD-protected RS-485 transceivers with one driver and one receiver. All devices have a 1/8-unit load receiver input impedance, allowing up to 256 transceivers on the bus. These devices include fail-safe circuitry, guaranteeing a logic-high receiver output when receiver inputs are open or shorted. The receivers output a logic-high if all transmitters on a terminated bus are disabled (high impedance). All devices feature hot-swap capability to eliminate false transitions on the bus during power-up or hot insertion.

The MAX13430E/MAX13432E feature reduced slewrate drivers that minimize EMI and reduce reflections caused by improperly terminated cables, allowing error-free data transmission up to 500kbps. The MAX13431E/MAX13433E driver slew rates are not limited, enabling data transmission up to 16Mbps.

The MAX13430E-MAX13433E transceivers draw 2mA of supply current when unloaded or when fully loaded with the drivers disabled. The MAX13430E/MAX13431E are intended for half-duplex communications, and the MAX13432E/MAX13433E are intended for full-duplex communications.

#### Low-Voltage Logic Interface

 $V_L$  is the voltage supply for the low-voltage logic interface and receiver output.  $V_L$  operates with voltage supply from +1.62V to  $V_{CC}.$ 

#### Fail Safe

The MAX13430E family guarantees a logic-high receiver output when the receiver inputs are shorted or open, or when they are connected to a terminated transmission line with all drivers disabled. This is done by setting the receiver input threshold between -50mV and -200mV. If the differential receiver input voltage (A - B) is greater than or equal to -50mV, RO is logic-high.

If (A - B) is less than or equal to -200mV, RO is logic-low. In the case of a terminated bus with all transmitters disabled, the receiver's differential input voltage is pulled to 0V by the termination. With the receiver thresholds of the MAX13430E family, this results in a logic-high with a 50mV minimum noise margin. The -50mV to -200mV threshold complies with the ±200mV EIA/TIA/RS-485 standard.

#### **Hot-Swap Capability**

When circuit boards are inserted into a hot or powered backplane, differential disturbances to the data bus can lead to data errors. Upon initial circuit-board insertion, the data communication processor undergoes its own power-up sequence. During this period, the processor's logic-output drivers are high impedance and are unable to drive the DE and RE inputs of these devices to a defined logic level. Leakage currents up to ±10µA from the highimpedance state of the processor's logic drivers could cause standard CMOS enable inputs of a transceiver to drift to an incorrect logic level. Additionally, parasitic circuit-board capacitance could cause coupling of VI or GND to the enable inputs. Without the hot-swap capability, these factors could improperly enable the transceiver's driver or receiver. When  $V_L$  rises, an internal pulldown circuit holds DE low and RE high. After the initial powerup sequence, the pulldown circuit becomes transparent, resetting the hot-swap tolerable input.

#### ±30kV ESD Protection

ESD-protection structures are incorporated on all pins to protect against electrostatic discharges encountered during handling and assembly. The driver outputs and receiver inputs of the MAX13430E family of devices have extra protection against static electricity. Maxim's engineers have developed state-of-theart structures to protect these pins against ESD of ±30kV without damage. The ESD structures withstand high ESD in all states: normal operation, shutdown, and powered down. After an ESD event, the MAX13430E–MAX13433E keep working without latchup or damage. ESD protection can be tested in various ways. The transmitter outputs and receiver inputs of the MAX13430E–MAX13433E are characterized for protection to the following limits:

- ±30kV using the Human Body Model
- ±10kV using the Contact Discharge method specified in IEC 61000-4-2
- ±15kV using the Air Gap Discharge method specified in IEC 61000-4-2

# RS-485 Transceivers with Low-Voltage Logic Interface

#### **ESD Test Conditions**

ESD performance depends on a variety of conditions. Contact Maxim for a reliability report that documents test setup, test methodology, and test results.

#### **Human Body Model**

Figure 10a shows the Human Body Model, and Figure 10b shows the current waveform it generates when discharged into a low impedance. This model consists of a 100pF capacitor charged to the ESD voltage of interest, which is then discharged into the test device through a  $1.5 \mathrm{k}\Omega$  resistor.

#### IEC 61000-4-2

The IEC 61000-4-2 standard covers ESD testing and performance of finished equipment. However, it does not

 $R_{\text{C}}$  $\mathsf{R}_\mathsf{D}$ 1ΜΩ 1500Ω I<sub>P</sub> 100% 90% CHARGE-CURRENT-DISCHARGE LIMIT RESISTOR RESISTANCE AMPS HIGH-DEVICE 36.8% STORAGE Cs VOLTAGE **UNDER** 100pF CAPACITOR DC TEST 10% SOURCE

Figure 10a. Human Body ESD Test Model



Figure 10c. IEC 61000-4-2 ESD Test Model

specifically refer to integrated circuits. The MAX13430E family of devices helps you design equipment to meet IEC 61000-4-2, without the need for additional ESD-protection components.

The major difference between tests done using the Human Body Model and IEC 61000-4-2 is higher peak current in IEC 61000-4-2 because series resistance is lower in the IEC 61000-4-2 model. Hence, the ESD withstand voltage measured to IEC 61000-4-2 is generally lower than that measured using the Human Body Model. Figure 10c shows the IEC 61000-4-2 model, and Figure 10d shows the current waveform for IEC 61000-4-2 ESD Contact Discharge test.



Figure 10b. Human Body Current Waveform



Figure 10d. IEC 61000-4-2 ESD Generator Current Waveform

# RS-485 Transceivers with Low-Voltage Logic Interface

## **Applications Information**

#### 256 Transceivers on the Bus

The standard RS-485 receiver input impedance is a one-unit load  $(12k\Omega)$ , and the standard driver can drive up to 32 unit loads. The MAX13430E family of transceivers has a 1/8-unit load receiver input impedance  $(96k\Omega)$ , allowing up to 256 transceivers to be connected in parallel on one communication line. Any combination of these devices, as well as other RS-485 transceivers with a total of 32-unit loads or less, can be connected to the line.

#### **Reduced EMI and Reflections**

The MAX13430E/MAX13432E feature reduced slewrate drivers that minimize EMI and reduce reflections caused by improperly terminated cables, allowing error-free data transmission up to 500kbps.

#### **Driver Output Protection**

Two mechanisms prevent excessive output current and power dissipation caused by faults or by bus contention. The first, a foldback current limit on the output stage, provides immediate protection against short circuits over the whole common-mode voltage range (see the *Typical Operating Characteristics*.) The second, a thermal-shut-down circuit, forces the driver outputs into a high-impedance state if the die temperature exceeds +150°C (typ).

#### **Typical Applications**

The MAX13430E/MAX13433E transceivers are designed for bidirectional data communications on multipoint bus transmission lines. Figures 11 and 12 show typical network applications circuits. To minimize reflections, terminate the line at both ends with its characteristic impedance, and keep stub lengths off the main line as short as possible. The slew-rate-limited MAX13430E/MAX13432E allow the RS-485 network to be more tolerant of imperfect termination.

# **Typical Application Circuits**



Figure 11. Typical Half-Duplex RS-485 Network



Figure 12. Typical Full-Duplex RS-485 Network

# RS-485 Transceivers with Low-Voltage Logic Interface

# **Chip Information**

PROCESS: BICMOS

## **Package Information**

For the latest package outline information and land patterns (footprints), go to <a href="www.analog.com/packages">www.analog.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO.   |
|--------------|--------------|----------------|
| 10 μMAX      | U10-2        | <u>21-0061</u> |
| 14 TDFN-EP   | T1433-2      | <u>21-0137</u> |
| 10 TDFN-EP   | T1033-1      | <u>21-0137</u> |
| 14 SO        | S14-1        | <u>21-0041</u> |

# RS-485 Transceivers with Low-Voltage Logic Interface

## **Revision History**

| REVISION<br>NUMBER | REVISION DATE | DESCRIPTION                                                                        | PAGES<br>CHANGED |
|--------------------|---------------|------------------------------------------------------------------------------------|------------------|
| 0                  | 10/08         | Initial release                                                                    | _                |
| 1                  | 5/09          | Updated Ordering Information                                                       | 1                |
| 2                  | 5/10          | Added an automotive temperature grade part to the Ordering Information             | 1                |
| 3                  | 3/24          | Updated Function Tables and Functional Diagrams, MAX13430E/MAX13431E (Half Duplex) | 14               |

