

# LTC7150S/LTC7150S-4

## 20V, 20A Synchronous Step-Down Regulator

### FEATURES

- AEC-Q100 Qualified for Automotive Applications
- Silent Switcher®2 Architecture for Low EMI
- $V_{IN}$  Range: 3.1V to 20V
- $V_{OUT}$  Range: 0.6V to 5.5V
- Differential  $V_{OUT}$  Remote Sense
- Adjustable Frequency: 400kHz to 3MHz
- PolyPhase® Operation: Up to 12 Phases
- Output Tracking and Soft-Start
- Reference Accuracy:  $0.6V \pm 1\%$  Over Temperature
- Current Mode Operation for Excellent Line and Load Transient Response
- Accurate 1.2V Run Pin Threshold
- Supports Forced Continuous/Discontinuous Modes
- 42-Lead 6mm x 5mm x 1.3mm BGA Package

### APPLICATIONS

- Server Power Applications
- Distributed Power Systems
- Point of Load Supply for ASIC, FPGA, DSP,  $\mu$ P, etc.

All registered trademarks and trademarks are the property of their respective owners.

### DESCRIPTION

The LTC®7150S is a high efficiency monolithic synchronous buck regulator capable of delivering 20A to the load. It uses a phase lockable controlled on-time constant frequency, current mode architecture. PolyPhase operation allows multiple LTC7150S regulators to run out-of-phase, which reduces the amount of input and output capacitors required. The operating supply voltage range is from 3.1V to 20V.

The operating frequency is programmable from 400kHz to 3MHz with an external resistor. The high frequency capability allows the use of physically smaller inductor and capacitor sizes. For switching noise sensitive applications, the LTC7150S can be externally synchronized from 400kHz to 3MHz. The PHMODE pin allows the user control of the phase of the outgoing clock signal. The unique constant frequency/controlled on-time architecture is ideal for high step-down ratio applications that operate at high frequencies while demanding fast transient response. The LTC7150S uses second generation Silent Switcher technology including integrated bypass capacitors to deliver a highly efficient solution at high frequencies with excellent EMI performance.

| PART NUMBER | $T_{JMAX}$ |
|-------------|------------|
| LTC7150S    | 125°C      |
| LTC7150S-4  | 150°C      |

### TYPICAL APPLICATION

12V<sub>IN</sub> to 1.2V<sub>OUT</sub> Application



7150S TA01a

Efficiency and Power Loss



7150S TA01b

# LTC7150S/LTC7150S-4

## ABSOLUTE MAXIMUM RATINGS

(Note 1)

|                                             |                             |
|---------------------------------------------|-----------------------------|
| PV <sub>IN</sub> , SV <sub>IN</sub> .....   | -0.3V to 22V                |
| RUN Voltage.....                            | -0.3V to 22V                |
| MODE/SYNC, TRACK/SS Voltage .....           | -0.3V to INTV <sub>CC</sub> |
| ITH, RT, PGOOD Voltage .....                | -0.3V to 3.6V               |
| PHMODE, CLK Voltage.....                    | -0.3V to 3.6V               |
| V <sub>OUT</sub> <sup>-</sup> Voltage ..... | -0.3V to 0.3V               |
| FB Voltage.....                             | -0.3V to 3.6V               |
| Operating Junction Temperature Range        |                             |
| LTC7150SE .....                             | -40°C to 125°C              |
| LTC7150SI .....                             | -40°C to 125°C              |
| LTC7150S-4J .....                           | -40°C to 150°C              |
| Storage Temperature Range .....             | -65°C to 150°C              |
| Maximum Internal Temperature .....          | 125°C                       |
| Peak Reflow Solder Body Temperature .....   | 260°C                       |

## PIN CONFIGURATION



## ORDER INFORMATION

| PART NUMBER      | PAD OR BALL FINISH | PART MARKING* |             | PACKAGE TYPE | MSL RATING | TEMPERATURE RANGE (SEE NOTE 2) |
|------------------|--------------------|---------------|-------------|--------------|------------|--------------------------------|
|                  |                    | DEVICE        | FINISH CODE |              |            |                                |
| LTC7150SEY#PBF   | SAC305 (RoHS)      | 7150S         | e1          | BGA          | 3          | -40°C to 125°C                 |
| LTC7150SIY#PBF   |                    |               |             |              |            | -40°C to 150°C                 |
| LTC7150SJY-4#PBF |                    | 7150S4        |             |              |            | -40°C to 150°C                 |

### AUTOMOTIVE PRODUCTS\*\*

|                   |               |        |    |     |   |                |
|-------------------|---------------|--------|----|-----|---|----------------|
| LTC7150SJY-4#WPBF | SAC305 (RoHS) | 7150S4 | e1 | BGA | 3 | -40°C to 150°C |
|-------------------|---------------|--------|----|-----|---|----------------|

- Contact the factory for parts specified with wider operating temperature ranges. \*Pad or ball finish code is per IPC/JEDEC J-STD-609.
- This product is not recommended for second side reflow. see BGA Assembly and Manufacturing Procedures)
- This product is moisture sensitive (see BGA Assembly and Manufacturing Procedures).

- Recommended LGA and BGA PCB Assembly and Manufacturing Procedures
- LGA and BGA Package and Tray Drawings

\*\*Versions of this part are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. These models are designated with a #W suffix. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

**ELECTRICAL CHARACTERISTICS**

The ● denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at  $T_A = 25^\circ\text{C}$  (Note 2).  $V_{IN} = 12\text{V}$ , unless otherwise noted.

| SYMBOL                 | PARAMETER                                         | CONDITIONS                                                                                    | MIN              | TYP                         | MAX                   | UNITS                          |
|------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------|-----------------------------|-----------------------|--------------------------------|
| $SV_{IN}$              | $SV_{IN}$ Operating Voltage                       |                                                                                               | ●                | 3.1                         | 20                    | V                              |
| $PV_{IN}$              | $PV_{IN}$ Operating Voltage                       |                                                                                               |                  |                             | 20                    | V                              |
| $V_{OUT}$              | $V_{OUT}$ Operating Voltage                       |                                                                                               |                  | 0.6                         | 5.5                   | V                              |
| $I_Q$                  | Input Quiescent Current (Note 3)                  | Active Mode<br>Shutdown Mode; $V_{RUN} = 0\text{V}$                                           |                  | 2<br>20                     | 4<br>40               | mA<br>$\mu\text{A}$            |
| $V_{FB}$               | Feedback Reference Voltage (Note 4)               | ITH = 1.0V<br>ITH = 1.0V, $-40^\circ\text{C}$ to $150^\circ\text{C}$                          | ●                | 0.598<br>0.594              | 0.600<br>0.600        | 0.602<br>0.606                 |
| $\Delta V_{LINE\_REG}$ | Feedback Voltage Line Regulation                  | $V_{IN} = 3.1\text{V}$ to $20\text{V}$<br>$-40^\circ\text{C}$ to $150^\circ\text{C}$          | ●                |                             |                       | 0.04                           |
| $\Delta V_{LOAD\_REG}$ | Feedback Voltage Load Regulation                  | ITH = 0.5V to 1.5V<br>$-40^\circ\text{C}$ to $150^\circ\text{C}$                              | ●                |                             |                       | 0.2                            |
| $I_{FB}$               | Feedback Pin Input Current                        |                                                                                               |                  | -50                         | 50                    | nA                             |
| $g_m(\text{EA})$       | Error Amplifier Transconductance                  | ITH = 1.0V                                                                                    |                  | 1.0                         | 1.3                   | 1.6                            |
| $t_{ON(\text{MIN})}$   | Minimum On-Time                                   |                                                                                               | ●                |                             | 20                    | nS                             |
| $t_{OFF(\text{MIN})}$  | Minimum Off-Time                                  |                                                                                               |                  |                             | 50                    | nS                             |
| $I_{LIM}$              | Positive Inductor Valley Current Limit            | FB = 0.58V                                                                                    | ●                | 21                          | 24                    | 27                             |
| $I_{LIM-ITH}$          | Current Limit at Different ITH Voltage            | ITH = 1.4V<br>ITH = 1V<br>ITH = 0.6V<br>ITH = 0.2V                                            | ●<br>●<br>●<br>● | 9.5<br>-2.5<br>-14.5<br>-27 | 12<br>0<br>-12<br>-24 | 14.5<br>2.5<br>-9.5<br>-21     |
| $R_{TOP}$              | Top Power NMOS On-Resistance                      | $\text{INTV}_{CC} = 3.3\text{V}$                                                              |                  |                             | 6                     | $\text{m}\Omega$               |
| $R_{BOT}$              | Bottom Power NMOS On-Resistance                   | $\text{INTV}_{CC} = 3.3\text{V}$                                                              |                  |                             | 2.5                   | $\text{m}\Omega$               |
| $I_{SW}$<br>(Note 5)   | Top Switch Leakage<br>Bottom Switch Leakage       | $V_{IN} = 20\text{V}$ , $V_{SW} = 0\text{V}$<br>$V_{IN} = 20\text{V}$ , $V_{SW} = 20\text{V}$ |                  | 0.1<br>1                    | 1<br>50               | $\mu\text{A}$<br>$\mu\text{A}$ |
| $V_{UVLO}$             | $\text{INTV}_{CC}$ Undervoltage Lockout Threshold | $\text{INTV}_{CC}$ Falling<br>$\text{INTV}_{CC}$ Hysteresis (Rising)                          |                  | 2.45<br>250                 | 2.6<br>2.75           | V<br>$\text{mV}$               |
| $V_{RUN}$              | RUN Rising<br>RUN Falling Hysteresis              |                                                                                               |                  | 1.15<br>100                 | 1.20<br>1.25          | V<br>$\text{mV}$               |
| $I_{RUN}$              | Run Leakage Current                               |                                                                                               |                  |                             | 100                   | nA                             |
| $V_{\text{INTVCC}}$    | Internal $V_{CC}$ Voltage                         |                                                                                               |                  | 3.2                         | 3.3                   | 3.4                            |
| OV                     | Output Overvoltage<br>PGOOD Upper Threshold       | $V_{FB}$ Rising<br>$V_{FB}$ Falling Hysteresis                                                |                  | 6<br>10                     | 8<br>10               | %<br>$\text{mV}$               |
| UV                     | Output Undervoltage<br>PGOOD Lower Threshold      | $V_{FB}$ Falling<br>$V_{FB}$ Rising Hysteresis                                                |                  | -10<br>10                   | -8<br>-6              | %<br>$\text{mV}$               |
| $R_{PGOOD}$            | PGOOD Pull-Down Resistance                        | $V_{PGOOD} = 100\text{mV}$                                                                    |                  |                             | 8                     | $\Omega$                       |
| $I_{PGOOD}$            | PGOOD Leakage                                     | $V_{FB} = 0.6\text{V}$                                                                        |                  |                             | 2                     | $\mu\text{A}$                  |
| $t_{PGOOD}$            | PGOOD Delay                                       | PGOOD Low to High<br>PGOOD High to Low                                                        |                  |                             | 6<br>25               | cycles<br>cycles               |
| $I_{TRACK/SS}$         | Track Pull-Up Current                             | $V_{TRACK/SS} = 0\text{V}$                                                                    |                  |                             | 6                     | $\mu\text{A}$                  |
| $f_{\text{osc}}$       | Oscillator Frequency                              | $RT = 162\text{k}\Omega$                                                                      | ●                | 0.9                         | 1                     | 1.15                           |
| $f_{\text{SYNC}}$      | SYNC Capture Range                                | % of Programmed Frequency                                                                     |                  | 70                          |                       | 130                            |
|                        |                                                   |                                                                                               |                  |                             |                       | %                              |

## ELECTRICAL CHARACTERISTICS

The ● denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at  $T_A = 25^\circ\text{C}$  (Note 2).  $V_{IN} = 12\text{V}$ , unless otherwise noted.

| SYMBOL          | PARAMETER                                                       | CONDITIONS                                        | MIN                       | TYP               | MAX                     | UNITS         |
|-----------------|-----------------------------------------------------------------|---------------------------------------------------|---------------------------|-------------------|-------------------------|---------------|
| MODE/SYNC       | MODE/SYNC Threshold Input High<br>MODE/SYNC Threshold Input Low |                                                   |                           | 0.3               | 1                       | V<br>V        |
| $I_{MODE/SYNC}$ | MODE/SYNC Current                                               | MODE/SYNC = 0V                                    |                           | 6                 | 14                      | $\mu\text{A}$ |
| $V_{CLKOUT}$    | Clock Output High Voltage<br>Clock Output Low Voltage           |                                                   | $V_{INTVCC} - 0.2$        | $V_{INTVCC}$<br>0 | 0.2                     | V<br>V        |
| PHMODE          | PHMODE Threshold                                                | 180° (2-Phase)<br>90° (4-Phase)<br>120° (3-Phase) | $V_{INTVCC} - 0.1$<br>1.0 |                   | $V_{INTVCC} - 1$<br>0.1 | V<br>V<br>V   |
| $V_{INOV}$      | $V_{IN}$ Overvoltage Threshold                                  | $V_{IN}$ Rising<br>$V_{IN}$ Falling               | 22.5<br>20                | 24.5<br>21.5      | 26.5<br>23              | V<br>V        |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC7150S is tested under pulsed load conditions such that  $T_J \approx T_A$ . The LTC7150SE is guaranteed to meet specifications from 0°C to 125°C junction temperature. Specifications over the -40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC7150SI is guaranteed over the -40°C to 125°C operating junction temperature range. The LTC7150SJ-4 is guaranteed over the -40°C to 150°C operating junction temperature range. Note that the maximum ambient temperature consistent with these specifications is determined by

specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors. The junction temperature

( $T_J$ , in °C) is calculated from the ambient temperature ( $T_A$ , in °C) and power dissipation ( $P_D$ , in Watts) according to the formula:

$$T_J = T_A + (P_D \cdot \theta_{JA}),$$

where  $\theta_{JA}$  (in °C/W) is the package thermal impedance.

**Note 3:** The quiescent current in forced continuous mode does not include switching loss of the power FETs.

**Note 4:** The LTC7150S is tested in a feedback loop that servos  $V_{ITH}$  to a specified voltage and measures the resultant  $V_{FB}$ .

**Note 5:** There is additional switch current due to internal resistor to ground.

## TYPICAL PERFORMANCE CHARACTERISTICS

$T_A = 25^\circ\text{C}$ ,  $V_{IN} = 12\text{V}$ ,  $V_{OUT} = 1.2\text{V}$ , unless

otherwise noted.



# LTC7150S/LTC7150S-4

## TYPICAL PERFORMANCE CHARACTERISTICS

$T_A = 25^\circ\text{C}$ ,  $V_{IN} = 12\text{V}$ ,  $V_{OUT} = 1.2\text{V}$ , unless

otherwise noted.

$SV_{IN}$  Current vs Frequency, CCM



7150S G10

Switching Frequency vs  $R_T$



7150S G11

Efficiency vs Frequency



7150S G12

Efficiency vs  $P_{V_{IN}}$



7150S G13

Die Temperature vs Load



7150S G14

Switching Frequency vs  $V_{OUT}$



7150S G15

Regulated FB Voltage vs Temperature



7150S G16

RUN Rising Threshold vs Temperature



7150S G17

Frequency vs Temperature



7150S G18

## TYPICAL PERFORMANCE CHARACTERISTICS

otherwise noted.

$T_A = 25^\circ\text{C}$ ,  $V_{IN} = 12\text{V}$ ,  $V_{OUT} = 1.2\text{V}$ , unless

### Discontinuous Conduction Mode Operation



### Continuous Conduction Mode Operation



### Period Jitter vs $t_{ON}$



### Period Jitter vs $I_{P-P}$



### Active Current vs $SV_{IN}$ , DCM No Load



### Start-Up Waveform



### Start-Up with Pre-Biased Output



### Valley Current Limit vs $V_{ITH}$



### Valley Current Limit vs Temperature



## PIN FUNCTIONS

**PHMODE (Pin A1):** Control Input to Phase Selector. Determines the phase relationship between internal oscillator and CLKOUT. Tie it to INTV<sub>CC</sub> for 2-phase operation, tie it to SGND for 3-phase operation, and tie it to INTV<sub>CC</sub>/2 (or float the pin) for 4-phase operation.

**PGOOD (Pin A2):** Output Power Good with Open-Drain Logic. PGOOD is pulled to ground when the voltage of the FB pin is not within  $\pm 8\%$  of the internal 0.6V reference.

**RT (Pin A3):** Switching Frequency Programming Pin. Connect an external resistor (between 405k to 54k) from this pin to GND to program the frequency from 400kHz to 3MHz.

**ITH (Pin A4):** Error Amplifier Output and Switching Regulator Compensation Point. The current comparator's trip threshold is linearly proportional to this voltage, whose normal range is from 0.3V to 1.8V.

**FB (Pin A5):** Feedback Input to the Error Amplifier of the Step-Down Regulator. Connect resistor divider tap to this pin. The output voltage can be adjusted from 0.6V to V<sub>IN</sub> by:  $V_{OUT} = 0.6V \cdot [1 + (R1/R2)]$ .

**V<sub>OUT</sub><sup>-</sup> (Pin A6):** Negative Return of Output Rail. Connect this pin directly to the bottom of the remote output capacitor near the load in order to minimize error incurred by voltage drop across the metal trace of the board.

**CLKOUT (Pin B1):** Output Clock Signal for PolyPhase Operation. The phase of CLKOUT with respect to CLKIN is determined by the state of the PHMODE pin. CLKOUT's peak-to-peak amplitude is INTV<sub>CC</sub> to GND.

**RUN (Pin B2):** Logic Controlled RUN Input. Do not leave this pin floating. Logic High activates the step-down regulator.

**MODE/SYNC (Pin B3):** Discontinuous Mode Select and Oscillator Synchronization Pin. Tie MODE/SYNC to GND for discontinuous mode of operation. Floating MODE/SYNC or tying it to a voltage above 1V will select forced continuous mode. Furthermore, connecting MODE/SYNC to an external clock will synchronize the system clock to the external clock and puts the part in forced continuous mode.

**TRACK/SS (Pin B4):** Output Tracking and Soft-Start Pin. Allows the user to control the rise time of the output voltage. Putting a voltage between 0.6V on this pin relative to V<sub>OUT</sub><sup>-</sup> bypasses the internal reference input to the error amplifier, instead it servos the FB pin relative to V<sub>OUT</sub><sup>-</sup> to that voltage. There's an internal 5 $\mu$ A pull-up current from INTV<sub>CC</sub> to this pin, so putting a capacitor from this pin to V<sub>OUT</sub><sup>-</sup> provides a soft-start function.

**SGND (Pin B5):** Signal GND.

**INTV<sub>CC</sub> (Pin B6):** Internal 3.3V Regulator Output. The internal power drivers and control circuits are powered from this voltage. Decouple this pin to power ground with a minimum of 4.7 $\mu$ F low ESR ceramic capacitor.

**SV<sub>IN</sub> (Pin C1):** Signal V<sub>IN</sub>. Filtered input voltage to the on-chip 3.3V regulator. Bypass signal into the SV<sub>IN</sub> pin with a 0.1 $\mu$ F ceramic capacitor.

**PV<sub>IN</sub> (Pins C2, C5, C6, D1, D2, D5, D6):** Power V<sub>IN</sub>. Input voltage to the on chip power MOSFETs.

**SW (Pins C3, C4, D3, D4, E3, E4, F3, F4, G3, G4):** Switch Node Connection of External Inductor. Voltage swing of SW is from a diode voltage drop below ground to a diode voltage above PV<sub>IN</sub>.

**PGND (Pins E1, E2, E5, E6, F1, F2, F5, F6, G1, G2, G5, G6):** Ground for Power and Signal Ground.

## BLOCK DIAGRAM



## OPERATION

### Main Control Loop

The LTC7150S is a current mode monolithic 20A step-down regulator. In normal operation, the internal top power MOSFET is turned on for a fixed interval determined by a one-shot timer, OST. When the top power MOSFET turns off, the bottom power MOSFET turns on until the current comparator,  $I_{CMP}$ , trips, restarting the one-shot timer and initiating the next cycle. Inductor current is determined by sensing the voltage drop across the bottom power MOSFET when it is on. The voltage on the ITH pin sets the comparator threshold corresponding to the inductor valley current. The error amplifier, EA, adjusts this ITH voltage by comparing the feedback signal,  $V_{FB}$ , with an internal 0.6V reference. If the load current increases, it causes a drop in the feedback voltage relative to the internal reference, the ITH voltage then rises until the average inductor current matches that of the load current.

At low load currents, the inductor current can drop to zero and become negative. In discontinuous mode (DCM), this is detected by the current reversal comparator,  $I_{REV}$ , which then shuts off the bottom power MOSFET. Both power MOSFETs will remain off with the output capacitor supplying the load current until the  $I_{TH}$  voltage rises above zero current level to initiate the next cycle. If continuous mode of operation is desired, simply float the MODE/SYNC pin or tie it to  $INTV_{CC}$ .

The operating frequency is determined by the value of the RT resistor, which programs the current for the internal oscillator. An internal phase-lock loop servos the oscillator frequency to an external clock signal if one is present on the MODE/SYNC pin. Another internal phase-lock loop servos the switching regulator on-time to track the internal oscillator to force a constant switching frequency.

Oversupply and undervoltage comparators OV and UV pull the PGOOD output low if the output feedback voltage,  $V_{FB}$ , exits a  $\pm 8\%$  window around the regulation point. Continuous operation is forced during OV and UV conditions except during start-up when the TRACK pin is ramping up to 0.6V.

The “S” in LTC7150S refers to the second generation Silent Switcher technology. The IC has integrated ceramic capacitors for  $V_{IN}$  and BOOST to keep all the fast AC current loops small, thus improving the EMI performance. Furthermore, it allows for faster switching edges which greatly improves efficiency at high switching frequencies.

### RUN Threshold

Pulling the RUN pin to ground forces the LTC7150S into its shutdown state. Bringing the RUN pin to above 0.6V will turn on the internal reference only, while keeping the power MOSFETs off. Further increasing the RUN voltage above the RUN rising threshold (nominally 1.2V) turns on the entire chip. The accurate 1.2V RUN threshold allows the user to program the  $SV_{IN}$  under voltage lockout threshold by placing a resistor divider from  $SV_{IN}$ .

### $INTV_{CC}$ Regulator

An internal low dropout (LDO) regulator produces the 3.3V supply that powers the drivers and internal bias circuitry. The  $INTV_{CC}$  must be bypassed to ground with a minimum of a  $4.7\mu F$  ceramic capacitor. Good bypassing is necessary to supply the high transient currents required by the power MOSFET gate drivers. Applications with high input voltage and high switching frequency will experience an increase in die temperature due to the higher power dissipation across the LDO. In such cases, if there's another 5V or 3.3V supply rail available, consider using that to drive the  $SV_{IN}$  pin to lower the power dissipation across the internal LDO.

### $V_{IN}$ Overvoltage Protection

In order to protect the internal power MOSFET devices against transient voltage spikes, the LTC7150S constantly monitors the  $PV_{IN}$  pin for an overvoltage condition. When the  $PV_{IN}$  rises above 24.5V, the regulator suspends operation by shutting off both power MOSFETs. Once  $PV_{IN}$  drops below 21.5V, the regulator immediately resumes normal operation. During an overvoltage event, the internal soft-start voltage is clamped to a voltage slightly higher than the feedback voltage, thus the soft-start feature will be present upon exiting an overvoltage condition.

## OPERATION

### Output Voltage Programming

The output voltage is set by an external resistive divider according to the following equation:

$$V_{OUT} = 0.6V \cdot \left( 1 + \frac{R_1}{R_2} \right)$$

The resistive divider allows the  $V_{FB}$  pin to sense a fraction of the output voltage as shown in Figure 1. Since the LTC7150S will often be used in high power applications, there can be significant voltage drop due to board layout between the part and the point of load (POL). Thus, it is imperative to have  $R_2$  and  $R_1$  Kelvin directly to the positive and negative terminals of the point of load. The negative terminal should then be connected directly to the  $V_{OUT}^-$  pin of the LTC7150S for differential  $V_{OUT}$  sensing. A feed forward compensation capacitor,  $C_{FF}$ , can also be placed between  $V_{OUT}$  and  $FB$  to improve transient performance.

In applications where the POL is far from the IC, it is a good idea to place a  $0.1\mu F$  capacitor from  $V_{OUT}^-$  to GND close to the IC to filter any noise that might be injected onto the  $V_{OUT}^-$  trace.



Figure 1. Setting the Output Voltage Differentially

### Programming Switching Frequency

Connecting a resistor from the RT pin to SGND programs the switching frequency from 400kHz to 3MHz according to the following formula:

$$\text{Frequency} = \frac{1.67 \cdot 10^{11}}{R_T(\Omega)}$$

The internal PLL has a synchronization range of  $\pm 30\%$  around its programmed frequency. Therefore, during external clock synchronization be sure that the external clock frequency is within this  $\pm 30\%$  range

of the RT programmed frequency. See plot of switching frequency vs  $R_T$  value in the Typical Performance Characteristics section.

### Output Voltage Tracking and Soft-Start

The LTC7150S allows the user to program its output voltage ramp rate by means of the TRACK/SS pin. An internal  $6\mu A$  current pulls up the TRACK/SS pin to  $INTV_{CC}$ . Putting an external capacitor on TRACK/SS enables soft starting the output to prevent current surge on the input supply. For output tracking applications, TRACK/SS can be externally driven by another voltage source. From 0V to 0.6V, the TRACK/SS voltage will override the internal 0.6V reference input to the error amplifier, thus regulating the feedback voltage to that of the TRACK/SS pin. During this start-up time, the LTC7150S will operate in discontinuous mode. When TRACK/SS is above 0.6V, tracking is disabled and the feedback voltage will regulate to the internal reference voltage. The relationship between output rise time and TRACK/SS capacitance is given by:

$$T_{SS} = 120000 \cdot C_{TRACK/SS}$$

A default internal soft-start ramp forces a minimum soft-start time of  $100\mu s$  by overriding the TRACK/SS pin input during this time period. Hence, capacitance values less than approximately  $820pF$  will not significantly affect soft-start behavior.

### Multiphase Operation

For output loads that demand more than 20A of current, multiple LTC7150Ss can be paralleled to run out-of-phase to provide more output current. The MODE/SYNC pin allows the LTC7150S to synchronize to an external clock and the internal phase-locked-loop allows the LTC7150S to lock onto MODE/SYNC's phase as well. The CLKOUT signal can be connected to the MODE/SYNC pin of the following LTC7150S to line up both the frequency and the phase of the entire system. Tying the PHMODE pin to  $INTV_{CC}$ , SGND or floating the pin generates a phase difference between the clock applied on the MODE/SYNC pin and CLKOUT of  $180^\circ$  degrees,  $120^\circ$  degrees, or  $90^\circ$  degrees respectively, which corresponds to 2-phase, 3-phase, or 4-phase operation. A total of 12 phases can be paralleled to run simultaneously out-of-phase with respect to each other by programming the PHMODE pin of each LTC7150S to different voltage levels.

## OPERATION

### External $I_{TH}$ Compensation

External compensation is mandatory for proper operation of the LTC7150S. Proper  $I_{TH}$  components should be selected for OPTI-LOOP® optimization. The compensation network is shown in Figure 2.



Figure 2. External Compensation Network

Table 1 provides a basic guideline for the compensation values that should be used given the frequency of the part. Slight tweaks to those values may be required depending on the amount of output capacitance used in the application.

Table 1. Compensation Values

| Frequency | $R_{IITH}$ | $C_{IITH}$ | $C_{IITHP}$ |
|-----------|------------|------------|-------------|
| 500kHz    | 4.99k      | 1.5nF      | 47pF        |
| 1MHz      | 10k        | 1nF        | 22pF        |
| 2MHz      | 15k        | 0.68nF     | 15pF        |
| 3MHz      | 20k        | 0.47nF     | 10pF        |

### Minimum Off-Time and Minimum On-Time Considerations

The minimum off-time,  $t_{OFF(MIN)}$ , is the smallest amount of time that the LTC7150S is capable of turning on the bottom power MOSFET, tripping the current comparator and turning the power MOSFET back off. This time is generally about 50ns. The minimum off-time limit imposes a maximum duty cycle of  $t_{ON}/(t_{ON} + t_{OFF(MIN)})$ . If the maximum duty cycle is reached, due to a dropping input voltage for example, then the output will drop out of regulation. The minimum input voltage to avoid dropout is:

$$V_{IN(MIN)} = V_{OUT} \cdot \frac{t_{ON} + t_{OFF(MIN)}}{t_{ON}}$$

Conversely, the minimum on-time is the smallest duration of time in which the top power MOSFET can be in its “on” state. This time is typically 20ns. In continuous mode operation, the minimum on-time limit imposes a minimum duty cycle of

$$DC_{MIN} = f \cdot t_{ON(MIN)}$$

Where  $t_{ON(MIN)}$  is the minimum on-time. Reducing the operating frequency will alleviate the minimum duty cycle constraint.

In the rare cases where the minimum duty cycle is surpassed, the output voltage will still remain in regulation, and the switching frequency will decrease from its programmed value. This is an acceptable result in many applications, so this constraint may not be of critical importance in most cases. High switching frequencies may be used in the design without any fear of output overvoltage. As the sections on inductors and capacitor selection show, high switching frequencies allow the use of smaller board components, thus reducing the size of the application circuit.

### Input Capacitor ( $C_{IN}$ ) Selection

The input capacitance,  $C_{IN}$ , is needed to filter the square wave current at the drain of the top power MOSFET. To prevent large voltage transients from occurring, a low ESR input capacitor sized for the maximum RMS current should be used. The maximum RMS current is given by:

$$I_{RMS} \approx I_{OUT(MAX)} \frac{V_{OUT}}{V_{IN}} \sqrt{\frac{V_{IN}}{V_{OUT}} - 1}$$

This formula has a maximum at  $V_{IN} = 2V_{OUT}$ , where

$$I_{RMS} \approx \frac{I_{OUT}}{2}$$

This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that ripple current ratings from capacitor manufacturers are often based on only 2000 hours of life which makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design. For low

## OPERATION

input voltage applications, sufficient bulk input capacitance is needed to minimize transient effects during output load changes.

### Output Capacitor ( $C_{OUT}$ ) Selection

The selection of  $C_{OUT}$  is determined by the effective series resistance (ESR) that is required to minimize voltage ripple and load step transients as well as the amount of bulk capacitance that is necessary to ensure that the control loop is stable. Loop stability can be checked by viewing the load transient response. The output ripple,  $\Delta V_{OUT}$ , is determined by:

$$\Delta V_{OUT} < \Delta I_L \left( \frac{1}{8 \cdot f \cdot C_{OUT}} + ESR \right)$$

The output ripple is highest at maximum input voltage since  $\Delta I_L$  increases with input voltage. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirements. Dry tantalum, special polymer, aluminum electrolytic, and ceramic capacitors are all available in surface mount packages. Special polymer capacitors are very low ESR but have lower capacitance density than other types. Tantalum capacitors have the highest capacitance density but it is important to only use types that have been surge tested for use in switching power supplies. Aluminum electrolytic capacitors have significantly higher ESR, but can be used in cost-sensitive applications provided that consideration is given to ripple current ratings and long-term reliability. Ceramic capacitors have excellent low ESR characteristics and small footprints.

### Using Ceramic Input and Output Capacitors

Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. However, care must be taken when these capacitors are used at the input and output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the

$V_{IN}$  input. At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden in-rush of current through the long wires can potentially cause a voltage spike at  $V_{IN}$  large enough to damage the part.

When choosing the input and output ceramic capacitors, choose the X5R and X7R dielectric formulations. These dielectrics have the best temperature and voltage characteristics of all the ceramics for a given value and size.

Since the ESR of a ceramic capacitor is so low, the input and output capacitor must instead fulfill a charge storage requirement. During a load step, the output capacitor must instantaneously supply the current to support the load until the feedback loop raises the switch current enough to support the load. Typically, 5 cycles are required to respond to a load step, but only in the first cycle does the output voltage drop linearly. The output droop,  $V_{DROOP}$ , is usually about 3 times the linear drop of the first cycle. Thus, a good place to start with the output capacitor value is approximately:

$$C_{OUT} = 3 \frac{\Delta I_{OUT}}{f_0 \cdot V_{DROOP}}$$

More capacitance may be required depending on the duty cycle and load step requirements. In most applications, the input capacitor is merely required to supply high frequency bypassing, since the impedance to the supply is very low. A  $47\mu F$  ceramic capacitor is usually enough for these conditions. Place this input capacitor as close to the  $PV_{IN}$  pin as possible.

### Inductor Selection

Given the desired input and output voltages, the inductor value and operating frequency determine the ripple current:

$$\Delta I_L = \frac{V_{OUT}}{f \cdot L} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$

Lower ripple current reduces core losses in the inductor, ESR losses in the output capacitors and output voltage

## OPERATION

ripple. Highest efficiency operation is obtained at low frequency with small ripple current. However, achieving this requires a large inductor. There is a trade-off between component size, efficiency and operating frequency.

A reasonable starting point is to choose a ripple current that is about 50% of  $I_{OUT(MAX)}$ . To guarantee that ripple current does not exceed a specified maximum, the inductance should be chosen according to:

$$L = \frac{V_{OUT}}{f \cdot \Delta I_{L(MAX)}} \left( 1 - \frac{V_{OUT}}{V_{IN(MAX)}} \right)$$

Once the value for L is known, the type of inductor must be selected. Actual core loss is independent of core size for a fixed inductor value, but is very dependent on the inductance selected. As the inductance or frequency increases, core losses decrease. Unfortunately, increased inductance requires more turns of wire and therefore copper losses will increase.

Ferrite designs have very low core losses and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates "hard," which means that inductance collapses abruptly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate!

Different core materials and shapes will change the size/current and price/current relationship of an inductor. Toroid or shielded pot cores in ferrite or permalloy materials are small and don't radiate much energy, but generally cost more than powdered iron core inductors with similar

characteristics. The choice of which style inductor to use mainly depends on the price versus size requirements and any radiated field/EMI requirements. New designs for surface mount inductors are available from Toko, Vishay, NEC/Tokin, Cooper, TDK and Wurth Elektronik. Refer to Table 2 for more details.

### Checking Transient Response

The OPTI-LOOP compensation allows the transient response to be optimized for a wide range of loads and output capacitors. The availability of the ITH pin not only allows for optimization of the control loop behavior but also provides a DC coupled and AC filtered closed loop response test point. The DC step, rise time and settling at this test point truly reflects these close loop response. Assuming a predominantly second order system, phase margin and/or damping factor can be estimated using the percentage of overshoot seen at this pin.

The ITH external component shown in the table 1 circuit will provide an adequate starting point for most applications. The RC filter sets the dominant pole-zero loop compensation. The values can be modified slightly (from 0.5 to 2 times their suggested value) to optimize transient response once the final PC layout is done and the particular output capacitor type and value have been determined. The output capacitors need to be selected because their various types and values determine the loop feedback factor gain and phase. An output current pulse of 20% to 100% of full load current having a rise time of 1 $\mu$ s to 10 $\mu$ s will produce output voltage and ITH pin waveforms that will give a sense of the overall loop stability without breaking the feedback loop.

Switching regulators take several cycles to respond to a step in load current. When a load step occurs,  $V_{OUT}$

Table 2. Inductor Selection Table (Examples)

| VENDOR    | Part Number   | INDUCTANCE (nH) | MAX CURRENT (A) | DC RESISTANCE (m $\Omega$ ) | DIMENSIONS (mm) | HEIGHT (mm) |
|-----------|---------------|-----------------|-----------------|-----------------------------|-----------------|-------------|
| Wurth     | 744308015     | 150             | 25              | 0.37                        | 10 x 7          | 6.8         |
|           | 744308033     | 330             | 25              | 0.37                        | 10 x 7          | 6.8         |
| Coilcraft | XAL7030-161ME | 160             | 32.5            | 1.15                        | 7.5 x 7.5       | 3.1         |
|           | XAL7070-301ME | 300             | 33.4            | 1.06                        | 7.5 x 7.2       | 7.0         |
| Pulse     | PA0511.850NLT | 85              | 31              | 0.39                        | 10.2 x 7        | 4.96        |
|           | PA0512.151NLT | 150             | 24              | 0.32                        | 7 x 7           | 4.96        |

## OPERATION

immediately shifts by an amount equal to the  $\Delta I_{LOAD} \cdot ESR$ , where ESR is the effective series resistance of  $C_{OUT}$ .  $\Delta I_{LOAD}$  also begins to charge or discharge  $C_{OUT}$  generating a feedback error signal used by the regulator to return  $V_{OUT}$  to its steady-state value. During this recovery time,  $V_{OUT}$  can be monitored for overshoot or ringing that would indicate a stability problem.

The initial output voltage step may not be within the bandwidth of the feedback loop, so the standard second order overshoot/DC ratio cannot be used to determine phase margin. The gain of the loop increases with the  $R_{ITH}$  and the bandwidth of the loop increases with decreasing  $C_{ITH}$ . If  $R_{ITH}$  is increased by the same factor that  $C_{ITH}$  is decreased, the zero frequency will be kept the same, thereby keeping the phase the same in most critical frequency ranges of the feedback loop.

The output voltage settling behavior is related to the stability of the closed-loop system and will demonstrate the actual overall supply performance. For detailed explanation of optimizing the compensation components, including a review of control loop theory, refer to Analog Devices Application Note 76.

In some applications, a more severe transient can be caused by switching in loads with large ( $>47\mu F$ ) input capacitors. The discharge input capacitors are effectively put in parallel with  $C_{OUT}$ , causing a rapid drop in  $V_{OUT}$ . No regulator can deliver enough current to prevent this problem if the switch connecting the load has low resistance and is driven quickly. The solution is to limit the turn-on speed of the load switch driver. A Hot Swap™ controller is designed specifically for this purpose and usually incorporates current limiting, short-circuit protection, and soft-starting.

## Efficiency Considerations

The percent efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as:

$$\% \text{ Efficiency} = 100\% - (L1 + L2 + L3 + \dots)$$

where  $L1$ ,  $L2$ , etc. are the individual losses as a percentage of input power. Although all dissipative elements in the circuit produce losses, three main sources usually account for most of the losses in LTC7150S circuits: 1)  $I^2R$  losses, 2) switching and biasing losses, 3) other losses.

1.  $I^2R$  losses are calculated from the DC resistances of the internal switches,  $R_{SW}$ , and external inductor,  $R_L$ . In continuous mode, the average output current flows through inductor L but is “chopped” between the internal top and bottom power MOSFETs. Thus, the series resistance looking into the SW pin is a function of both top and bottom MOSFET  $R_{DS(ON)}$  and the duty cycle (DC) as follows:

$$R_{SW} = (R_{DS(ON)TOP})(DC) + (R_{DS(ON)BOT})(1-DC)$$

The  $R_{DS(ON)}$  for both the top and bottom MOSFETs can be obtained from the Typical Performance Characteristics curves. Thus to obtain  $I^2R$  losses:

$$I^2R \text{ losses} = I_{OUT}^2(R_{SW} + R_L)$$

2. The switching current is the sum of the MOSFET driver and control currents. The power MOSFET driver current results from switching the gate capacitance of the power MOSFETs. Each time a power MOSFET gate is switched from low to high to low again, a packet of charge  $dQ$  moves from IN to ground. The resulting  $dQ/dt$  is a current out of IN that is typically much larger than the DC control bias current. In continuous mode,  $I_{GATECHG} = f(Q_T + Q_B)$ , where  $Q_T$  and  $Q_B$  are the gate charges of the internal top and bottom power MOSFETs and  $f$  is the switching frequency. The power loss is thus:

$$\text{Switching Loss} = I_{GATECHG} \cdot V_{IN}$$

The gate charge loss shows up as current through the  $INTV_{CC}$  LDO and becomes larger as frequency increases. Thus, their effects will be more pronounced in applications with higher input voltage and higher frequency.

3. Other “hidden” losses such as transition loss and copper trace and internal load resistances can account for additional efficiency degradations in the overall power system. It is very important to include these “system” level losses in the design of a system. Transition loss

## OPERATION

arises from the brief amount of time the top power MOSFET spends in the saturated region during switch node transitions. The LTC7150S internal power devices switch quickly enough that these losses are not significant compared to other sources. Other losses including diode conduction losses during dead-time and inductor core losses which generally account for less than 2% total additional loss.

### Thermal Considerations

In some applications where the LTC7150S is operated at a combination of high ambient temperature, high switching frequency, high  $V_{IN}$ , and high output load, the required power dissipation might push the part to exceed its maximum junction temperature.

To avoid the LTC7150S from exceeding the maximum junction temperature, maximum current rating shall be derated depending on the operating conditions. The



## OPERATION

temperature rise of the part will vary depending on the thickness of copper on the PCB board, the number of layers of the board, and the shape of copper trace. In general, a thick continuous piece of copper on the top layer of the PCB for SW and GND pins will greatly improve the thermal performance of the part.

Figure 3 to Figure 8 shows typical derating curves of the LTC7150S on a standard 6-layer, 2oz copper per layer PCB board (LTC7150S standard demo board).  $V_{OUT}$  is set to 1.2V in all curves.

### Silent Switcher Architecture

The LTC7150S has integrated capacitors that allow it to operate at high switching frequencies efficiently. The internal  $V_{IN}$  bypass capacitors allow the SW edges to transition extremely fast, effectively reducing transition

loss. The capacitors also greatly reduces SW overshoot during top FET turn-on which improves the robustness of the device over time.

### Board Layout Considerations

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC7150S (refer to Figure 9). Check the following in your layout:

1. Are there pairs of capacitors ( $C_{IN}$ ) between  $V_{IN}$  and GND as close as possible on both sides of the package? These capacitors provide the AC current to the internal power MOSFETs and their drivers as well as minimize EUI/EMC emissions.
2. Are  $C_{OUT}$  and L closely connected? The (-) plate of  $C_{OUT}$  returns current to GND and the (-) plate of  $C_{IN}$ .



Figure 9. Example of Top Layer PCB Design

Rev. C

## OPERATION

3. Place the FB dividers close to the part with Kelvin connections to  $V_{OUT}$  and  $V_{OUT-}$  at the point of load, for differential  $V_{OUT}$  sensing.
4. Keep sensitive components away from the SW pin. The FB resistors,  $R_T$  resistor, the compensation component, and the  $INTV_{CC}$  bypass caps should be routed away from the SW trace and the inductor.
5. A ground plane is preferred.
6. Flood all unused areas on all layers with copper, which reduces the temperature rise of power components. These copper areas should be connected to GND.

### Design Example

As a design example, consider the LTC7150S in an application with the following specifications:

$$V_{IN} = 12V \text{ to } 15V$$

$$V_{OUT} = 1.2V$$

$$I_{OUT(MAX)} = 20A$$

$$I_{OUT(MIN)} = 1A$$

$$f_{SW} = 1MHz$$

First,  $R_{FB1}$  and  $R_{FB2}$  should be the same value in order to program the output to 1.2V. A typical value that can be used here for both resistors is  $10k\Omega$ . For best accuracy, a 0.1% resistor should be used.

For a typical soft start time of 2ms (0% to 100% of final  $V_{OUT}$  value), the  $C_{TRACK/SS}$  should be:

$$6\mu A = C_{TRACK/SS} \cdot \frac{0.6V}{2ms}$$

$$C_{TRACK/SS} = 20nF$$

A typical 22nF capacitor can be used for  $C_{TRACK/SS}$ .

Because efficiency is important at both high and low load current, discontinuous mode operation will be utilized. Select from the characteristic curves the correct  $R_T$  resistor for the 1MHz switching frequency. Based on that,  $R_T$  should be  $162k\Omega$ . Then calculate the inductor value to achieve a current ripple that is about 40% of the maximum output current (20A) at maximum  $V_{IN}$ :

$$L = \left( \frac{1.2V}{1MHz \cdot 8A} \right) \left( 1 - \frac{1.2V}{15V} \right) = 0.138\mu H$$

The closest standard value inductor higher would be  $0.15\mu H$ .

$C_{OUT}$  will be selected based on the ESR that is required to satisfy the output ripple requirement and the bulk capacitance needed for loop stability. For this design, two  $100\mu F$  ceramic capacitors will be used.

$C_{IN}$  should be sized for a maximum current rating of:

$$I_{RMS} = 20A \left( \frac{1.2V}{15V} \right) \left( \frac{15V}{1.2V} - 1 \right)^{1/2} = 5.4A$$

Decoupling  $V_{IN}$  with two  $22\mu F$  ceramic capacitors, as shown in Figure 9, is adequate for most applications.

## TYPICAL APPLICATIONS

### High Efficiency, Dual Phase 1.2V/40A Step-Down Supply



## PACKAGE PHOTO



# LTC7150S/LTC7150S-4

## PACKAGE DESCRIPTION

### BGA Package 42-Lead (6mm x 5mm x 1.30mm) (Reference ADI DWG # 05-08-1515 Rev C)



| DIMENSIONS                |      |      |      |                |
|---------------------------|------|------|------|----------------|
| SYMBOL                    | MIN  | NOM  | MAX  | NOTES          |
| A                         | 1.10 | 1.30 | 1.50 |                |
| A1                        | 0.30 | 0.40 | 0.50 | BALL HT        |
| A2                        | 0.80 | 0.90 | 1.00 |                |
| b                         | 0.45 | 0.50 | 0.55 | BALL DIMENSION |
| b1                        | 0.37 | 0.40 | 0.43 | PAD DIMENSION  |
| D                         | 6.00 |      |      |                |
| E                         | 5.00 |      |      |                |
| e                         | 0.80 |      |      |                |
| F                         | 4.80 |      |      |                |
| G                         | 4.00 |      |      |                |
| H1                        | 0.20 |      |      | SUBSTRATE THK  |
| H2                        | 0.70 |      |      | MOLD CAP HT    |
| aaa                       |      |      | 0.15 |                |
| bbb                       |      |      | 0.20 |                |
| ccc                       |      |      | 0.20 |                |
| ddd                       |      |      | 0.15 |                |
| eee                       |      |      | 0.08 |                |
| TOTAL NUMBER OF BALLS: 42 |      |      |      |                |

NOTES:

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994
2. ALL DIMENSIONS ARE IN MILLIMETERS
3. BALL DESIGNATION PER JEP95
4. DETAILS OF PIN #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE PIN #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE
5. PRIMARY DATUM -Z- IS SEATING PLANE
6. PACKAGE ROW AND COLUMN LABELING MAY VARY AMONG PRODUCTS. REVIEW EACH PACKAGE LAYOUT CAREFULLY



## REVISION HISTORY

| REV | DATE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | PAGE NUMBER                                                 |
|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| A   | 12/17 | Clarified conditions on top row of graphs<br>Clarified PGND<br>Clarified Block Diagram<br>Clarified Minimum Off-Time paragraph<br>Clarified Design Example inductor formula                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 5<br>8<br>9<br>12<br>18                                     |
| B   | 06/19 | Added LTC7150S-4 version<br>Added AEC-Q100 Qualified for Automotive Applications<br>EC Table – $V_{FB}$ , changed conditions from 125°C to 150°C<br>EC Table – Deleted Delta $V_{FB}$ (Line + Load)<br>EC Table – Added Delta Voltage Line Regulation and Load Regulation<br>EC Table – $I_{FB}$ , added Min spec<br>EC Table – UV, corrected Min and Max order (numbers unchanged)<br>EC Table – $f_{OSC}$ , Max changed from 1.1MHz to 1.15MHz<br>$R_{DS(ON)}$ vs Temperature, changed from 125°C max to 150°C max<br>PGOOD (Pin A2), FB pin description, changed from within $\pm 7.5\%$ to $\pm 8\%$<br>Clarified capacitor between $PV_{IN}$ and PGND: 0.2 $\mu$ F – LTC7150S; 0.02 $\mu$ F – LTC7150S-4<br>Operation Section – corrected fourth paragraph $\pm 7.5\%$ to $\pm 8\%$ | All<br>1<br>3<br>3<br>3<br>3<br>3<br>3<br>5<br>8<br>9<br>10 |
| C   | 07/25 | Updated RUN voltage from $SV_{IN}$ to 22V in Absolute Maximum Ratings section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2                                                           |

## LTC7150S/LTC7150S-4

## **TYPICAL APPLICATION**

### 3.3V/20A Step-Down Converter



## 12V<sub>IN</sub> to -3.3V<sub>OUT</sub> 14A Step-Down Converter



## RELATED PARTS

| Part Number             | Description                                                                  | Comments                                                                                                                                                                                           |
|-------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LTC3605/<br>LTC3605A    | 20V, 5A Synchronous Step-Down Regulator                                      | $4V < V_{IN} < 20V$ , $0.6V < V_{OUT} < 20V$ , 96% Maximum Efficiency, 4mm × 4mm QFN-24 Package                                                                                                    |
| LTC3613                 | 24V, 15A Monolithic Step-Down Regulator with Differential Output Sensing     | $4.5V < V_{IN} < 24V$ , $0.6V < V_{OUT} < 5.5V$ , 0.67% Output Voltage Accuracy, Valley Current Mode, Programmable from 200kHz to 1MHz, Current Sensing, 7mm × 9mm QFN-56 Package                  |
| LTC3622                 | 17V, Dual 1A Synchronous Step-Down Regulator with Ultralow Quiescent Current | $2.7V < V_{IN} < 17V$ , $0.6V < V_{OUT} < V_{IN}$ , 95% Maximum Efficiency, 3mm × 4mm DFN-14 and MSOP-16 Package                                                                                   |
| LTC3623                 | 15V, ±5A Rail-to-Rail Synchronous Buck Regulator                             | $4V \leq V_{IN} \leq 15V$ , 96% Maximum Efficiency, 3mm × 5mm QFN Package                                                                                                                          |
| LTC3624                 | 17V, 2A Synchronous Step-Down Regulator with 3.5µA Quiescent Current         | $2.7V < V_{IN} < 17V$ , $0.6V < V_{OUT} < V_{IN}$ , 95% Maximum Efficiency, 3.5µA $I_Q$ , Zero-Current Shutdown, 3mm × 3mm DFN-8 Package                                                           |
| LTC3633A/<br>LTC3633A-1 | Dual Channel 3A, 20V Monolithic Synchronous Step-Down Regulator              | $3.6V < V_{IN} < 20V$ , $0.6V < V_{OUT} < V_{IN}$ , 95% Maximum Efficiency, 4mm × 5mm QFN-28 and TSSOP-28 Package                                                                                  |
| LTM4639                 | Low $V_{IN}$ 20A DC/DC µModule® Step-Down Regulator                          | Complete 20A Switch Mode Power Supply, $2.375V < V_{IN} < 7V$ , $0.6V < V_{OUT} < 5.5V$ , 1.5% Maximum Total DC Output Voltage Error, Differential Remote Sense Amp, 15mm × 15mm BGA Package       |
| LTM4637                 | 20A DC/DC µModule Step-Down Regulator                                        | Complete 20A Switch Mode Power Supply, $4.5V < V_{IN} < 20V$ , $0.6V < V_{OUT} < 5.5V$ , 1.5% Maximum Total DC Output Voltage Error, Differential Remote Sense Amp, 15mm × 15mm BGA or LGA Package |
| LTC7130                 | 20V, 20A Monolithic Buck Converter with Ultralow DCR Sensing                 | $4.5V < V_{IN} < 20V$ , 95% Maximum Efficiency, Optimized for Low Duty Cycle Applications, 6.25mm × 7.5mm BGA Package                                                                              |