

# Micropower Quad-Channel Digital Isolators

Data Sheet ADuM1441

#### **FEATURES**

**Ultralow power operation** 

3.3 V operation (typical)

5.6 µA per channel quiescent current, refresh enabled

0.3 µA per channel quiescent current, refresh disabled

148 µA/Mbps per channel typical dynamic current

2.5 V operation (typical)

3.1 µA per channel quiescent current, refresh enabled

0.1 µA per channel quiescent current, refresh disabled

117 µA/Mbps per channel typical dynamic current

Small, 16-lead QSOP and 20-Lead SSOP

**Bidirectional communication** 

Up to 2 Mbps data rate (NRZ)

High temperature operation: 125°C

High common-mode transient immunity: >25 kV/µs Regulatory Information

**UL 1577 component recognition program** 

2500 V rms for 1 minute per UL 1577 QSOP package

3750V rms for 1 minute per UL 1577 SSOP package

**CSA Component Acceptance Notice 5A** 

**VDE** certificate of conformity

DIN VDE V 0884-11:2017-01

V<sub>IORM</sub> = 565 V<sub>PEAK</sub> QSOP package

 $V_{IORM} = 645 V_{PEAK} SSOP package$ 

**IECEx and ATEX intrinsic safety** 

Sira 0518 II 1G Ex ia IIC Ga

## **APPLICATIONS**

General-purpose, low power multichannel isolation 1 MHz, low power peripheral interface (SPI) 4 mA to 20 mA loop process controls

#### **GENERAL DESCRIPTION**

The ADuM1440/ADuM1441/ADuM1442/ADuM1445/ ADuM1446/ADuM1447¹ are micropower, 4-channel digital isolators based on the Analog Devices, Inc., iCoupler® technology. Combining high speed, complementary metal oxide semiconductor (CMOS) and monolithic air core transformer technologies, these isolation components provide outstanding performance characteristics superior to the alternatives, such as optocoupler devices. As shown in Figure 3, in standard operating mode, when EN $_x$  = 0 (internal refresh enabled), the current per channel is less than 10  $\mu$ A.

Rev. F Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However,

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

When EN $_x$  = 1 (internal refresh disabled), the current per channel drops to less than 1  $\mu$ A.

The ADuM1440/ADuM1441/ADuM1442/ADuM1445/ADuM1446/ADuM1447 family of quad 2.5 kV digital isolation devices are packaged in a small 16-lead QSOP and 20-lead SSOP.

## **FUNCTIONAL BLOCK DIAGRAMS**



Figure 2.

freeing almost 70% of board space compared to isolators packages in wide body SOIC packages.

The devices withstand high isolation voltages and meet regulatory requirements, such as UL and CSA standards. In addition to the space savings, the

ADuM1440/ADuM1441/ADuM1442/

ADuM1445/ADuM1446/ADuM1447 operate with supplies as low as 2.25 V.

Despite the low power consumption, all models of the ADuM1440/

ADuM1441/ADuM1442/ADuM1445/ADuM1446/ADuM14 47 provide low, pulse width distortion at <8 ns. In addition, every model has an input glitch filter to protect against extraneous noise disturbances.

## www.datasheetall.com

One Analog Way, P.O. Box 9106, Wilmington, MA 02062-9106, U.S.A. Tel: 781.329.4700©2013–2022 Analog Devices, Inc. All rights reserved.

Technical Support



Figure 3. Typical Total Supply Current per Channel ( $V_{DDx} = 3.3 V$ )

<sup>&</sup>lt;sup>1</sup> Protected by U.S. Patents 5,952,849, 6,873,065, 7,075,329, 6,262,600. Other patents pending.

# **TABLE OF CONTENTS**

| Features1                                                                                   |
|---------------------------------------------------------------------------------------------|
| Applications1                                                                               |
| General Description1                                                                        |
| Functional Block Diagrams1                                                                  |
| Revision History3                                                                           |
| Specifications4                                                                             |
| Electrical Characteristics—3.3 V Operation4                                                 |
| Electrical Characteristics—2.5 V Operation6                                                 |
| Electrical Characteristics—V <sub>DD1</sub> = 3.3 V, V <sub>DD2</sub> = 2.5 V<br>Operation7 |
| Electrical Characteristics—V <sub>DD1</sub> = 2.5 V, V <sub>DD2</sub> = 3.3 V<br>Operation8 |
| Package Characteristics9                                                                    |
| Regulatory Information9                                                                     |
| Insulation and Safety Related Specifications 10                                             |
| DIN VDE V 0884-11:2017-01 Insulation Characteristics10                                      |
| REVISION HISTORY                                                                            |
| 7/2022—Rev. E to Rev. F                                                                     |
| Changes to Features Section1                                                                |
| Changes to Table 12                                                                         |
| Insulation Characteristics12                                                                |
| Changes to Table 1513                                                                       |
| 1/2017—Rev. D to Rev. E                                                                     |
| Changes to Features Section                                                                 |
| Changes to Table 129                                                                        |
| Added Intrinsic Safety Section, Table 16; Renumbered                                        |
| Sequentially, and Table 1711                                                                |
| 4/2015—Rev. C to Rev. D                                                                     |
| Change to General Description Section1                                                      |
| 4/2015—Rev. B to Rev. C                                                                     |
| Changes to Regulatory Information Section9                                                  |

| Intrinsic Safety                             | 13 |
|----------------------------------------------|----|
| Absolute Maximum Ratings                     | 15 |
| ESD Caution                                  | 15 |
| Pin Configurations and Function Descriptions | 17 |
| Typical Performance Characteristics2         | 21 |
| Applications Information2                    | 24 |
| PCB Layout2                                  | 24 |
| Propagation Delay-Related Parameters2        | 24 |
| DC Correctness2                              | 24 |
| Magnetic Field Immunity2                     | 25 |
| Power Consumption2                           | 26 |
| Insulation Lifetime2                         | 26 |
| Outline Dimensions2                          | 28 |
| Ordering Guide2                              | 29 |
|                                              |    |

## 3/2015—Rev. A to Rev. B

| Changes to Features Section and Figure 3 | 1  |
|------------------------------------------|----|
| Changes to Table 12                      | 9  |
| Changes to Table 13 and Table 14         |    |
| Updated Outline Dimensions               |    |
| Changes to Ordering Guide                | 24 |
|                                          |    |

## 3/2014—Rev. 0 to Rev. A

| Added SSOP PackageUnivers                                    | a]  |
|--------------------------------------------------------------|-----|
| Changes to Features Section, Added Figure 2,                 |     |
| Renumbered Sequentially                                      | .1  |
| Changes to Output Voltage Logic High Parameter, Table 3      | .4  |
| Added Table 15, Renumbered Sequentially; Changes to          |     |
| Figure 41                                                    | . 1 |
| Change to Supply Voltages (VDD1, VDD2) Parameter, Table 17 1 | 2   |
| Added Figure 6; Changes to Table 201                         | .3  |
| Added Figure 8; Changes to Table 211                         | 4   |
| Added Figure 10, Changes to Table 221                        | .5  |
| Added Figure 301                                             |     |
| Changes to Power Consumption Section; Added Table 23.2       | 1   |
| Added Figure 272                                             | 23  |
| Changes to Ordering Guide2                                   | 4   |

10/2013—Revision 0: Initial Version

## **SPECIFICATIONS**

## **ELECTRICAL CHARACTERISTICS—3.3 V OPERATION**

All typical specifications are at  $T_A = 25^{\circ}\text{C}$ ,  $V_{DD1} = V_{DD2} = 3.3 \text{ V}$ . Minimum/maximum specifications apply over the entire recommended operating range of  $3.0 \text{ V} \le V_{DD1} \le 3.6 \text{ V}$ ,  $3.0 \text{ V} \le V_{DD2} \le 3.6 \text{ V}$ , and  $-40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ , unless otherwise noted. Switching specifications are tested with  $C_L = 15 \text{ pF}$ , and CMOS signal levels, unless otherwise noted.

Table 1.

| Parameter                           | Symbol                              | Min | Тур | Max | Unit  | Test Conditions/Comments                  |
|-------------------------------------|-------------------------------------|-----|-----|-----|-------|-------------------------------------------|
| SWITCHING SPECIFICATIONS            |                                     |     |     |     |       |                                           |
| Data Rate                           |                                     |     |     | 2   | Mbps  | Within pulse-width distortion (PWD) limit |
| Propagation Delay                   | t <sub>PHL</sub> , t <sub>PLH</sub> |     | 80  | 180 | ns    | 50% input to 50% output                   |
| Change vs. Temperature              |                                     |     | 200 |     | ps/°C |                                           |
| Minimum Pulse Width                 | PW                                  | 500 |     |     | ns    | Within PWD limit                          |
| Pulse-Width Distortion              | PWD                                 |     |     | 8   | ns    | tplh - tphl                               |
| Propagation Delay Skew <sup>1</sup> | t <sub>PSK</sub>                    |     |     | 10  | ns    |                                           |
| Channel Matching                    |                                     |     |     |     |       |                                           |
| Codirectional                       | t <sub>PSKCD</sub>                  |     |     | 10  | ns    |                                           |
| Opposing Direction                  | t <sub>PSKOD</sub>                  |     |     | 15  | ns    |                                           |

 $<sup>^{1}</sup>$   $t_{PSK}$  is the magnitude of the worst-case difference in  $t_{PHL}$  and  $t_{PLH}$  that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

### Table 2.

| Parameter         | Symbol           | Min | Тур | Max  | Unit | Test Conditions/Comments                          |
|-------------------|------------------|-----|-----|------|------|---------------------------------------------------|
| SUPPLY CURRENT    |                  |     |     |      |      | 2 Mbps, no load                                   |
| ADuM1440/ADuM1445 | I <sub>DD1</sub> |     | 732 | 1000 | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$ |
|                   | I <sub>DD2</sub> |     | 492 | 750  | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$ |
| ADuM1441/ADuM1446 | I <sub>DD1</sub> |     | 672 | 900  | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$ |
|                   | I <sub>DD2</sub> |     | 552 | 900  | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$ |
| ADuM1442/ADuM1447 | I <sub>DD1</sub> |     | 612 | 900  | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$ |
|                   | I <sub>DD2</sub> |     | 612 | 900  | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$ |

**Table 3. For All Models** 

| Parameter                                    | Symbol                         | Min                                 | Тур   | Max               | Unit    | Test Conditions/Comments                                                         |
|----------------------------------------------|--------------------------------|-------------------------------------|-------|-------------------|---------|----------------------------------------------------------------------------------|
| DC SPECIFICATIONS                            | 1                              |                                     |       |                   |         | •                                                                                |
| Input Threshold                              |                                |                                     |       |                   |         |                                                                                  |
| Logic High                                   | V <sub>IH</sub>                | 0.7 V <sub>DDx</sub> <sup>1</sup>   |       |                   | ٧       |                                                                                  |
| Logic Low                                    | V <sub>IL</sub>                |                                     |       | $0.3 V_{DDx}^{1}$ | V       |                                                                                  |
| Output Voltages                              |                                |                                     |       |                   |         |                                                                                  |
| Logic High                                   | V <sub>OH</sub>                | V <sub>DDx</sub> <sup>1</sup> - 0.1 | 3.3   |                   | V       | $I_{OUTx} = -20 \mu A, V_{Ix} = V_{IxH}$                                         |
|                                              |                                | V <sub>DDx</sub> <sup>1</sup> - 0.4 | 3.1   |                   | V       | $I_{OUTx} = -4 \text{ mA}, V_{Ix} = V_{IxH}$                                     |
| Logic Low                                    | $V_{OL}$                       |                                     | 0.0   | 0.1               | V       | $I_{OUTx} = 20 \mu A$ , $V_{Ix} = V_{IxL}$                                       |
|                                              |                                |                                     | 0.2   | 0.4               | V       | $I_{OUTx} = 4 \text{ mA}, V_{Ix} = V_{IxL}$                                      |
| Input Current per Channel                    | I <sub>I</sub>                 | -1                                  | +0.01 | +1                | μA      | $0 \text{ V} \leq V_{lx} \leq V_{DDx}^{1}$                                       |
| Input Switching Thresholds                   |                                |                                     |       |                   |         |                                                                                  |
| Positive Threshold Voltage                   | $V_{T+}$                       |                                     | 1.8   |                   | V       |                                                                                  |
| Negative Going Threshold                     | V <sub>T</sub> -               |                                     | 1.2   |                   | V       |                                                                                  |
| Input Hysteresis                             | $\Delta V_T$                   |                                     | 0.6   |                   | V       |                                                                                  |
| Undervoltage Lockout, $V_{DD1}$ or $V_{DD2}$ | UVLO                           |                                     | 1.5   |                   | V       |                                                                                  |
| Supply Current per Channel                   |                                |                                     |       |                   |         |                                                                                  |
| Quiescent Current                            |                                |                                     |       |                   |         |                                                                                  |
| Input Supply                                 | I <sub>DDI (Q)</sub>           |                                     | 4.8   | 10                | μΑ      | EN <sub>X</sub> low                                                              |
| Output Supply                                | I <sub>DDO (Q)</sub>           |                                     | 8.0   | 3.3               | μΑ      | EN <sub>X</sub> low                                                              |
| Input (Refresh Off)                          | I <sub>DDI (Q)</sub>           |                                     | 0.12  |                   | μΑ      | EN <sub>x</sub> high                                                             |
| Output (Refresh Off)                         | I <sub>DDO (Q)</sub>           |                                     | 0.13  |                   | μΑ      | EN <sub>X</sub> high                                                             |
| Dynamic Supply Current                       |                                |                                     |       |                   |         |                                                                                  |
| Input                                        | I <sub>DDI (D)</sub>           |                                     | 88    |                   | μA/Mbps |                                                                                  |
| Output                                       | I <sub>DDO (D)</sub>           |                                     | 60    |                   | μA/Mbps |                                                                                  |
| AC SPECIFICATIONS                            |                                |                                     |       |                   |         |                                                                                  |
| Output Rise Time/Fall Time                   | t <sub>R</sub> /t <sub>F</sub> |                                     | 2     |                   | ns      | 10% to 90%                                                                       |
| Common-Mode Transient Immunity <sup>2</sup>  | CM                             | 25                                  | 40    |                   | kV/μs   | $V_{lx} = V_{DDx}^{1}$ , $V_{CM} = 1000 \text{ V}$ , transient magnitude = 800 V |
| Refresh Rate                                 | f <sub>r</sub>                 |                                     | 14    |                   | kbps    |                                                                                  |

 $<sup>^{1}</sup>$   $V_{DDx} = V_{DD1}$  or  $V_{DD2}$ .

 $<sup>^2</sup>$  [CM] is the maximum common-mode voltage slew rate that can be sustained while maintaining  $V_{OUT} > 0.8 V_{DDx}$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

## **ELECTRICAL CHARACTERISTICS—2.5 V OPERATION**

All typical specifications are at  $T_A = 25^{\circ}\text{C}$ ,  $V_{DD1} = V_{DD2} = 2.5 \text{ V}$ . Minimum/maximum specifications apply over the entire recommended operating range of  $2.25 \text{ V} \le V_{DD1} \le 2.75 \text{ V}$ ,  $2.25 \text{ V} \le V_{DD2} \le 2.75 \text{ V}$ , and  $-40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ , unless otherwise noted. Switching specifications are tested with  $C_L = 15 \text{ pF}$ , and CMOS signal levels, unless otherwise noted.

Table 4.

| Parameter                           | Symbol                              | Min | Тур | Max | Unit  | Test Conditions/Comments            |
|-------------------------------------|-------------------------------------|-----|-----|-----|-------|-------------------------------------|
| SWITCHING SPECIFICATIONS            |                                     |     |     |     |       |                                     |
| Data Rate                           |                                     |     |     | 2   | Mbps  | Within PWD limit                    |
| Propagation Delay                   | t <sub>PHL</sub> , t <sub>PLH</sub> |     | 112 | 180 | ns    | 50% input to 50% output             |
| Change vs. Temperature              |                                     |     | 280 |     | ps/°C |                                     |
| Pulse-Width Distortion              | PWD                                 |     |     | 12  | ns    | t <sub>PLH</sub> - t <sub>PHL</sub> |
| Minimum Pulse Width                 | PW                                  | 500 |     |     | ns    | Within PWD limit                    |
| Propagation Delay Skew <sup>1</sup> | t <sub>PSK</sub>                    |     |     | 10  | ns    |                                     |
| Channel Matching                    |                                     |     |     |     |       |                                     |
| Codirectional                       | t <sub>PSKCD</sub>                  |     |     | 10  | ns    |                                     |
| Opposing Direction                  | t <sub>PSKOD</sub>                  |     |     | 30  | ns    |                                     |

<sup>1</sup> t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

Table 5.

| Parameter         | Symbol           | Min | Тур | Max | Unit | Test Conditions/Comments                                     |
|-------------------|------------------|-----|-----|-----|------|--------------------------------------------------------------|
| SUPPLY CURRENT    |                  |     |     |     |      | 2 Mbps, no load                                              |
| ADuM1440/ADuM1445 | I <sub>DD1</sub> |     | 623 | 800 | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$            |
|                   | I <sub>DD2</sub> |     | 337 | 500 | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$            |
| ADuM1441/ADuM1446 | I <sub>DD1</sub> |     | 552 | 750 | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$            |
|                   | I <sub>DD2</sub> |     | 409 | 750 | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$            |
| ADuM1442/ADuM1447 | I <sub>DD1</sub> |     | 480 | 750 | μΑ   | $EN_X = 0 \text{ V, } V_{IH} = V_{DD}, V_{IL} = 0 \text{ V}$ |
|                   | I <sub>DD2</sub> |     | 480 | 750 | μΑ   | $EN_X = 0 \text{ V, } V_{IH} = V_{DD}, V_{IL} = 0 \text{ V}$ |

Table 6. For All Models

| Parameter                  | Symbol          | Min                                 | Тур   | Max               | Unit | Test Conditions/Comments                   |
|----------------------------|-----------------|-------------------------------------|-------|-------------------|------|--------------------------------------------|
| DC SPECIFICATIONS          |                 |                                     |       |                   |      |                                            |
| Input Threshold            |                 |                                     |       |                   |      |                                            |
| Logic High                 | V <sub>IH</sub> | $0.7~V_{DDx}^{1}$                   |       |                   | V    |                                            |
| Logic Low                  | V <sub>IL</sub> |                                     |       | $0.3~V_{DDx}^{1}$ | V    |                                            |
| Output Voltages            |                 |                                     |       |                   |      |                                            |
| Logic High                 | V <sub>OH</sub> | V <sub>DDx</sub> <sup>1</sup> - 0.1 | 2.5   |                   | V    | $I_{Ox} = -20 \mu A$ , $V_{Ix} = V_{IxH}$  |
|                            |                 | $V_{DDx}^{1} - 0.4$                 | 2.35  |                   | V    | $I_{Ox} = -4$ mA, $V_{Ix} = V_{IxH}$       |
| Logic Low                  | $V_{OL}$        |                                     | 0.0   | 0.1               | V    | $I_{Ox} = 20 \mu A$ , $V_{Ix} = V_{IxL}$   |
|                            |                 |                                     | 0.1   | 0.4               | V    | $I_{Ox} = 4 \text{ mA}, V_{Ix} = V_{IxL}$  |
| Input Current per Channel  | I <sub>I</sub>  | -1                                  | +0.01 | +1                | μΑ   | $0 \text{ V} \leq V_{lx} \leq V_{DDx}^{1}$ |
| Input Switching Thresholds |                 |                                     |       |                   |      |                                            |
| Positive Threshold Voltage | $V_{T+}$        |                                     | 1.5   |                   | V    |                                            |
| Negative Going Threshold   | $V_{T-}$        |                                     | 1.0   |                   | V    |                                            |

Rev. F | Page 6 of 29

| Parameter                                      | Symbol                         | Min | Тур  | Max | Unit    | Test Conditions/Comments                                                         |
|------------------------------------------------|--------------------------------|-----|------|-----|---------|----------------------------------------------------------------------------------|
| Input Hysteresis                               | $\Delta V_T$                   |     | 0.5  |     | V       |                                                                                  |
| Undervoltage Lockout, $V_{DD1}$ or $V_{DD2}$   | UVLO                           |     | 1.5  |     | V       |                                                                                  |
| Supply Current per Channel                     |                                |     |      |     |         |                                                                                  |
| Quiescent Current                              |                                |     |      |     |         |                                                                                  |
| Input Supply                                   | I <sub>DDI (Q)</sub>           |     | 2.6  | 3.3 | μΑ      | EN <sub>X</sub> low                                                              |
| Output Supply                                  | I <sub>DDO (Q)</sub>           |     | 0.5  | 1.8 | μΑ      | EN <sub>X</sub> low                                                              |
| Input (Refresh Off)                            | I <sub>DDI (Q)</sub>           |     | 0.05 |     | μΑ      | EN <sub>X</sub> high                                                             |
| Output (Refresh Off)                           | I <sub>DDO (Q)</sub>           |     | 0.05 |     | μΑ      | EN <sub>X</sub> high                                                             |
| Dynamic Supply Current                         |                                |     |      |     |         |                                                                                  |
| Input                                          | I <sub>DDI (D)</sub>           |     | 76   |     | μΑ/Mbps |                                                                                  |
| Output                                         | I <sub>DDO (D)</sub>           |     | 41   |     | μΑ/Mbps |                                                                                  |
| AC SPECIFICATIONS                              |                                |     |      |     |         |                                                                                  |
| Output Rise Time/Fall Time                     | t <sub>R</sub> /t <sub>F</sub> |     | 2    |     | ns      | 10% to 90%                                                                       |
| Common-Mode Transient<br>Immunity <sup>2</sup> | CM                             | 25  | 40   |     | kV/μs   | $V_{lx} = V_{DDx}^{1}$ , $V_{CM} = 1000 \text{ V}$ , transient magnitude = 800 V |
| Refresh Rate                                   | f <sub>r</sub>                 |     | 14   |     | kbps    |                                                                                  |

 $<sup>^{1}</sup>$   $V_{DDx} = V_{DD1}$  or  $V_{DD2}$ .

## ELECTRICAL CHARACTERISTICS—V<sub>DD1</sub> = 3.3 V, V<sub>DD2</sub> = 2.5 V OPERATION

All typical specifications are at  $T_A = 25$ °C,  $V_{DD1} = 3.3$  V, and  $V_{DD2} = 2.5$  V. Minimum/maximum specifications apply over the entire recommended operating range of 3.0 V  $\leq$   $V_{DD1} \leq 3.6$  V, 2.25 V  $\leq$   $V_{DD2} \leq 2.75$  V, and -40°C  $\leq$   $T_A \leq +125$ °C, unless otherwise noted. Switching specifications are tested with  $C_L = 15$  pF, and CMOS signal levels, unless otherwise noted.

For dc specifications and ac specifications, see Table 3 for Side 1 and see Table 6 for Side 2.

Table 7.

| Parameter                           | Symbol                              | Min | Тур | Max | Unit  | Test Conditions/Comments |
|-------------------------------------|-------------------------------------|-----|-----|-----|-------|--------------------------|
| SWITCHING SPECIFICATIONS            |                                     |     |     |     |       |                          |
| Data Rate                           |                                     |     |     | 2   | Mbps  | Within PWD limit         |
| Propagation Delay                   |                                     |     |     |     |       |                          |
| Side 1 to Side 2                    | t <sub>PHL</sub> , t <sub>PLH</sub> |     | 84  | 180 | ns    | 50% input to 50% output  |
| Side 2 to Side 1                    | t <sub>PHL</sub> , t <sub>PLH</sub> |     | 120 | 180 | ns    | 50% input to 50% output  |
| Change vs. Temperature              |                                     |     | 280 |     | ps/°C |                          |
| Pulse-Width Distortion              | PWD                                 |     |     | 12  | ns    | tplh - tphl              |
| Pulse Width                         | PW                                  | 500 |     |     | ns    | Within PWD limit         |
| Propagation Delay Skew <sup>1</sup> | t <sub>PSK</sub>                    |     |     | 10  | ns    |                          |
| Channel Matching                    |                                     |     |     |     |       |                          |
| Codirectional                       | t <sub>PSKCD</sub>                  |     |     | 10  | ns    |                          |
| Opposing Direction                  | t <sub>PSKOD</sub>                  |     |     | 60  | ns    |                          |

<sup>1</sup> t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

 $<sup>^2</sup>$  [CM] is the maximum common-mode voltage slew rate that can be sustained while maintaining  $V_{OUT} > 0.8 V_{DDx}$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

#### Table 8.

| Parameter         | Symbol           | Min | Тур | Max  | Unit | Test Conditions/Comments                          |
|-------------------|------------------|-----|-----|------|------|---------------------------------------------------|
| SUPPLY CURRENT    |                  |     |     |      |      | 2 Mbps, no load                                   |
| ADuM1440/ADuM1445 | I <sub>DD1</sub> |     | 732 | 1000 | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$ |
|                   | I <sub>DD2</sub> |     | 337 | 750  | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$ |
| ADuM1441/ADuM1446 | I <sub>DD1</sub> |     | 672 | 900  | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$ |
|                   | I <sub>DD2</sub> |     | 409 | 750  | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$ |
| ADuM1442/ADuM1447 | I <sub>DD1</sub> |     | 612 | 900  | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$ |
|                   | I <sub>DD2</sub> |     | 480 | 750  | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$ |

## ELECTRICAL CHARACTERISTICS—V<sub>DD1</sub> = 2.5 V, V<sub>DD2</sub> = 3.3 V OPERATION

All typical specifications are at  $T_A$  = 25°C,  $V_{DD1}$  = 2.5, and  $V_{DD2}$  = 3.3 V. Minimum/maximum specifications apply over the entire recommended operating range of 2.25 V  $\leq$   $V_{DD1}$   $\leq$  2.75 V, 3.0 V  $\leq$   $V_{DD2}$   $\leq$  3.6 V, and  $-40^{\circ}$ C  $\leq$   $T_A$   $\leq$  +125°C, unless otherwise noted. Switching specifications are tested with  $C_L$  = 15 pF, and CMOS signal levels, unless otherwise noted.

For dc specifications and ac specifications, see Table 6 for Side 1 and see Table 3 for Side 2.

Table 9.

| Parameter                           | Symbol                              | Min | Тур | Max | Unit  | Test Conditions/Comments            |
|-------------------------------------|-------------------------------------|-----|-----|-----|-------|-------------------------------------|
| SWITCHING SPECIFICATIONS            |                                     |     |     |     |       |                                     |
| Data Rate                           |                                     |     |     | 2   | Mbps  | Within PWD limit                    |
| Propagation Delay                   |                                     |     |     |     |       |                                     |
| Side 1 to Side 2                    | t <sub>PHL</sub> , t <sub>PLH</sub> |     | 120 | 180 | ns    | 50% input to 50% output             |
| Side 2 to Side 1                    | t <sub>PHL</sub> , t <sub>PLH</sub> |     | 84  | 180 | ns    | 50% input to 50% output             |
| Change vs. Temperature              |                                     |     | 200 |     | ps/°C |                                     |
| Pulse-Width Distortion              | PWD                                 |     |     | 12  | ns    | t <sub>PLH</sub> - t <sub>PHL</sub> |
| Pulse Width                         | PW                                  | 500 |     |     | ns    | Within PWD limit                    |
| Propagation Delay Skew <sup>1</sup> | t <sub>PSK</sub>                    |     |     | 10  | ns    |                                     |
| Channel Matching                    |                                     |     |     |     |       |                                     |
| Codirectional                       | t <sub>PSKCD</sub>                  |     |     | 10  | ns    |                                     |
| Opposing Direction                  | t <sub>PSKOD</sub>                  |     |     | 60  | ns    |                                     |

<sup>1</sup> t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

## Table 10.

| Parameter         | Symbol           | Min | Тур | Max  | Unit | Test Conditions/Comments                                     |
|-------------------|------------------|-----|-----|------|------|--------------------------------------------------------------|
| SUPPLY CURRENT    |                  |     |     |      |      | 2 Mbps, no load                                              |
| ADuM1440/ADuM1445 | I <sub>DD1</sub> |     | 623 | 1000 | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$            |
|                   | I <sub>DD2</sub> |     | 492 | 750  | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$            |
| ADuM1441/ADuM1446 | I <sub>DD1</sub> |     | 552 | 750  | μΑ   | $EN_X = 0 \text{ V, } V_{IH} = V_{DD}, V_{IL} = 0 \text{ V}$ |
|                   | I <sub>DD2</sub> |     | 552 | 900  | μΑ   | $EN_X = 0 V$ , $V_{IH} = V_{DD}$ , $V_{IL} = 0 V$            |
| ADuM1442/ADuM1447 | I <sub>DD1</sub> |     | 480 | 750  | μΑ   | $EN_X = 0 \text{ V, } V_{IH} = V_{DD}, V_{IL} = 0 \text{ V}$ |
|                   | I <sub>DD2</sub> |     | 612 | 900  | μΑ   | $EN_X = 0 V, V_{IH} = V_{DD}, V_{IL} = 0 V$                  |

#### **PACKAGE CHARACTERISTICS**

Table 11.

| Parameter                                        | Symbol           | Min | Тур              | Max | Unit | Test Conditions/Comments                            |
|--------------------------------------------------|------------------|-----|------------------|-----|------|-----------------------------------------------------|
| Resistance (Input-to-Output) <sup>1</sup>        | R <sub>I-O</sub> |     | 10 <sup>13</sup> |     | Ω    |                                                     |
| Capacitance (Input-to-Output) <sup>1</sup>       | C <sub>I-O</sub> |     | 2                |     | рF   | f = 1 MHz                                           |
| Input Capacitance <sup>2</sup>                   | Cı               |     | 4.0              |     | pF   |                                                     |
| IC Junction-to-Ambient Thermal Resistance (QSOP) | $\theta_{JA}$    |     | 76               |     | °C/W | Thermocouple located at center of package underside |
| IC Junction-to-Ambient Thermal Resistance (SSOP) | θЈΑ              |     | 50.5             |     | °C/W | Thermocouple located at center of package underside |

<sup>&</sup>lt;sup>1</sup> The device is considered a 2-terminal device: Pin 1 through Pin 8 are shorted together, and Pin 9 through Pin 16 are shorted together.

## **REGULATORY INFORMATION**

See Table 20 and the Insulation Lifetime section for the recommended maximum working voltages for specific cross-isolation waveforms and insulation levels. Certifications available at Safety and Regulatory Certification for Digital Isolation.

**Table 12. Safety Certifications** 

| UL                                                                           | CSA                                                                                                                                                                                                                                                        | VDE                                                                              | CSA/Sira                                                                                 |
|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| Recognized Under UL<br>1577 Component<br>Recognition<br>Program <sup>1</sup> | Approved under CSA<br>Component Acceptance<br>Notice 5A                                                                                                                                                                                                    | Certified according to<br>DIN VDE V 0884-<br>11:2017-01 <sup>2</sup>             | Certified for use in intrinsic<br>safety (IS) to IS applications<br>under ATEX and IECEx |
| Single Protection                                                            | CSA 60950-1-07+A1+A2<br>and IEC 60950-1 second<br>edition +A1+A2                                                                                                                                                                                           | QSOP package:<br>reinforced insulation,<br>565 V <sub>PEAK</sub> QSOP<br>package | ATEX: EN 60079-0:2018 and<br>EN 60079-11:2012                                            |
| 2500 V RMS Isolation<br>Voltage (QSOP RQ-<br>16 Only)                        | QSOP package: basic<br>insulation, 310 V rms<br>maximum working voltage                                                                                                                                                                                    | SSOP package:<br>reinforced insulation,<br>645 V <sub>PEAK</sub> SSOP<br>package | IECEx: IEC 60079-0:2017<br>Edition 7 and IEC 60079-<br>11:2011 Edition 6                 |
| 3750 V RMS Isolation<br>Voltage (SSOP RS-<br>20 Only)                        | SSOP package: basic insulation at 510 V rms (721 V <sub>PEAK</sub> ) maximum working voltage and IEC 60601-1 Edition 3.1 250 V (1 means of patient protection (MOPP)); reinforced insulation at 255 V rms (360 V <sub>PEAK</sub> ) maximum working voltage |                                                                                  | II 1G Ex ia IIC Ga                                                                       |
| File E214100                                                                 | File 205078                                                                                                                                                                                                                                                | File 2471900-4880-<br>0001                                                       | File 70013932                                                                            |

<sup>&</sup>lt;sup>1</sup> In accordance with UL 1577, each ADuM1440/ADuM1441/ADuM1442/ADuM1445/ADuM1446/ADuM1447 is proof tested by applying an insulation test voltage and measuring leakage during final production testing. QSOP package devices are tested at ≥3000 V rms for 1 sec with a current leakage detection limit = 5 μA. SSOP package devices are tested at ≥4500 V rms for 1 sec with a current leakage detection limit = 10 μA.

<sup>&</sup>lt;sup>2</sup> Input capacitance is from any input data pin to ground.

## **INSULATION AND SAFETY RELATED SPECIFICATIONS**

Table 13.

| Parameter                                                                             | Symbol | Value | Unit   | Test Conditions/Comments                                                                                                   |
|---------------------------------------------------------------------------------------|--------|-------|--------|----------------------------------------------------------------------------------------------------------------------------|
| Rated Dielectric Insulation Voltage (RQ-16)                                           |        | 2500  | V rms  | 1-minute duration                                                                                                          |
| Rated Dielectric Insulation Voltage (RS-20)                                           |        | 3750  | V rms  | 1-minute duration                                                                                                          |
| Minimum External Tracking and Air Gap, RQ-16<br>(Creepage and Clearance)              | L(102) | 3.1   | mm min | Measured from input terminals to output terminals, shortest distance path along package body                               |
| Minimum Clearance in the Plane of the Printed Circuit<br>Board, RQ-16 (PCB Clearance) | L(I01) | 3.8   | mm min | Measured from input terminals to output terminals, shortest distance through air, line of sight, in the PCB mounting plane |
| Minimum External Tracking and Air Gap, RS-20 (Creepage and Clearance)                 | L(I01) | 5.1   | mm min | Measured from input terminals to output terminals, shortest distance path along package body                               |
| Minimum Clearance in the Plane of the Printed Circuit<br>Board, RS-20 (PCB Clearance) | L(102) | 5.1   | mm min | Measured from input terminals to output terminals, shortest distance through air, line of sight, in the PCB mounting plane |
| Minimum Internal Gap (Internal Clearance)                                             |        | 0.017 | mm min | Insulation distance through insulation                                                                                     |
| Tracking Resistance (Comparative Tracking Index)                                      | CTI    | >400  | V      | DIN IEC 112/VDE 0303 Part 1                                                                                                |
| Isolation Group                                                                       |        | II    |        | Material Group (DIN VDE 0110, 1/89,<br>Table 1)                                                                            |

## **DIN VDE V 0884-11:2017-01 INSULATION CHARACTERISTICS**

These isolators are suitable for reinforced electrical isolation within the safety limit data only. Maintenance of the safety data is ensured by protective circuits. The asterisk (\*) marked on packages denotes DIN V VDE V 0884-11 approval.

**Table 14. 16-Lead QSOP (RQ-16)** 

| Description                                   | Test Conditions/Comments                                                                                         | Symbol             | Characteristic | Unit              |
|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------|----------------|-------------------|
| Installation Classification per DIN VDE 0110  |                                                                                                                  |                    |                |                   |
| For Rated Mains Voltage ≤ 150 V rms           |                                                                                                                  |                    | I to IV        |                   |
| For Rated Mains Voltage ≤ 300 V rms           |                                                                                                                  |                    | I to III       |                   |
| For Rated Mains Voltage ≤ 400 V rms           |                                                                                                                  |                    | I to II        |                   |
| Climatic Classification                       |                                                                                                                  |                    | 40/105/21      |                   |
| Pollution Degree per DIN VDE 0110, Table<br>1 |                                                                                                                  |                    | 2              |                   |
| Maximum Working Insulation Voltage            |                                                                                                                  | V <sub>IORM</sub>  | 565            | V <sub>PEAK</sub> |
| Input-to-Output Test Voltage, Method b1       | $V_{IORM} \times 1.875 = V_{pd(m)}$ , 100% production test,<br>$t_{ini} = t_m = 1$ sec, partial discharge < 5 pC | V <sub>pd(m)</sub> | 1059           | V <sub>PEAK</sub> |
| Input-to-Output Test Voltage, Method a        |                                                                                                                  |                    |                |                   |
| After Environmental Tests Subgroup 1          | $V_{IORM} \times 1.5 = V_{pd(m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge < 5 pC                 | V <sub>pd(m)</sub> | 847            | V <sub>PEAK</sub> |

<sup>&</sup>lt;sup>2</sup> In accordance with DIN V VDE V 0884-11, each ADuM1440/ADuM1441/ADuM1442/ADuM1445/ADuM1446/ADuM1447 is proof tested by applying an insulation test voltage. QSOP package devices are tested at ≥1059 V<sub>PEAK</sub> for 1 second (partial discharge detection limit = 5 pC). SSOP package devices are tested at ≥1209 V<sub>PEAK</sub> for 1 second (partial discharge detection limit = 5 pC). The asterisk (\*) marked on the component designates DIN V VDE V 0884-11 approval.

| Description                             | Test Conditions/Comments                                                | Symbol          | Characteristic   | Unit              |
|-----------------------------------------|-------------------------------------------------------------------------|-----------------|------------------|-------------------|
| After Input and/or Safety Test Subgroup | $V_{IORM} \times 1.2 = V_{pd(m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, | $V_{pd(m)}$     | 678              | V <sub>PEAK</sub> |
| 2                                       | partial discharge < 5 pC                                                |                 |                  |                   |
| and Subgroup 3                          |                                                                         |                 |                  |                   |
| Highest Allowable Overvoltage           |                                                                         | $V_{IOTM}$      | 4000             | $V_{PEAK}$        |
| Surge Isolation Voltage                 | V <sub>PEAK</sub> = 10 kV, 1.2 μs rise time, 50 μs, 50% fall            | $V_{IOSM}$      | 6250             | $V_{PEAK}$        |
|                                         | time                                                                    |                 |                  |                   |
| Safety Limiting Values                  | Maximum value allowed in the event of a                                 |                 |                  |                   |
|                                         | failure                                                                 |                 |                  |                   |
|                                         | (see Figure 4)                                                          |                 |                  |                   |
| Case Temperature                        |                                                                         | Ts              | 150              | °C                |
| Total Power Dissipation at 25°C         |                                                                         | I <sub>S1</sub> | 1.64             | W                 |
| Insulation Resistance at T <sub>S</sub> | V <sub>IO</sub> = 500 V                                                 | $R_S$           | >10 <sup>9</sup> | Ω                 |

**Table 15. 20-Lead SSOP (RS-20)** 

| Description                                                    | Conditions                                                                                                         | Symbol             | Characteristic   | Unit              |
|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------|------------------|-------------------|
| Installation Classification per DIN VDE                        |                                                                                                                    |                    |                  |                   |
| 0110                                                           |                                                                                                                    |                    |                  |                   |
| For Rated Mains Voltage ≤ 150 V rms                            |                                                                                                                    |                    | I to IV          |                   |
| For Rated Mains Voltage ≤ 300 V rms                            |                                                                                                                    |                    | I to IV          |                   |
| For Rated Mains Voltage ≤ 400 V rms                            |                                                                                                                    |                    | I to III         |                   |
| Climatic Classification                                        |                                                                                                                    |                    | 40/105/21        |                   |
| Pollution Degree per DIN VDE 0110,<br>Table 1                  |                                                                                                                    |                    | 2                |                   |
| Maximum Working Insulation Voltage                             |                                                                                                                    | $V_{IORM}$         | 645              | $V_{PEAK}$        |
| Input-to-Output Test Voltage, Method<br>b1                     | $V_{IORM} \times 1.875 = V_{pd(m)}$ , 100% production test, $t_{ini}$<br>= $t_m$ = 1 sec, partial discharge < 5 pC | $V_{pd(m)}$        | 1209             | V <sub>PEAK</sub> |
| Input-to-Output Test Voltage, Method a                         |                                                                                                                    |                    |                  |                   |
| After Environmental Tests Subgroup 1                           | $V_{IORM} \times 1.5 = V_{pd(m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge < 5 pC                   | $V_{pd(m)}$        | 967              | $V_{PEAK}$        |
| After Input and/or Safety Test<br>Subgroup 2<br>and Subgroup 3 | $V_{IORM} \times 1.2 = V_{pd(m)}, t_{ini} = 60 \text{ sec}, t_m = 10 \text{ sec},$ partial discharge < 5 pC        | V <sub>pd(m)</sub> | 774              | V <sub>PEAK</sub> |
| Highest Allowable Overvoltage                                  |                                                                                                                    | V <sub>IOTM</sub>  | 6000             | $V_{PEAK}$        |
| Surge Isolation Voltage                                        | $V_{PEAK}$ = 10 kV, 1.2 µs rise time, 50µs, 50% fall time                                                          | V <sub>IOSM</sub>  | 6250             | V <sub>PEAK</sub> |
| Safety Limiting Values                                         | Maximum value allowed in the event of a failure (see Figure 4)                                                     |                    |                  |                   |
| Case Temperature                                               |                                                                                                                    | T <sub>S</sub>     | 150              | °C                |
| Total Power Dissipation at 25°C                                |                                                                                                                    | I <sub>S1</sub>    | 2.5              | W                 |
| Insulation Resistance at T <sub>S</sub>                        | V <sub>IO</sub> = 500 V                                                                                            | Rs                 | >10 <sup>9</sup> | Ω                 |

#### INTRINSIC SAFETY

The ADuM1440/ADuM1441/ADuM1442/ADuM1445/ADuM1446/ADuM1447 support intrinsic safety for IS to IS applications under IEC 60079-11, and carry ATEX and IECEx certifications. These devices do not currently support IS to non IS galvanic isolation applications due to the minimum insulation requirements of IEC60079-11.

## **Product Conformity Certificate**

Sira 16ATEX2265U and IECEX SIR 16.0091U available at Safety and Regulatory Certification for Digital Isolation

#### **Special Conditions for Safe Use**

These components are certified to comply with IEC 60079-11:2011. When one of these components is used in equipment, the component is to be fitted on a PCB inside a suitable enclosure and recertified as equipment. The creepage and clearance distances across the isolating component have been evaluated, but the distances to other circuitry remain the responsibility of the user of the certified equipment.

This assembly is an isolating component between separate intrinsically safe circuits. It is recommended that the assembly be connected to suitably certified intrinsically safe circuits considering the entity parameters in Table 16.

**Table 16. IS Entity Parameters** 

| Package Type | Entity Parameters Side 1 <sup>1</sup>                                                      | Entity Parameters Side 2                                                                   |
|--------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| 16-Lead QSOP | $U_i = 42 \text{ V}, I_i = 275 \text{ mA}, P_i = 1.3 \text{W}, L_i = 0, C_i = 4 \text{pF}$ | $U_i = 42 \text{ V}, I_i = 275 \text{ mA}, P_i = 1.3 \text{W}, L_i = 0, C_i = 4 \text{pF}$ |
| 20-Lead SSOP | $U_i = 42 \text{ V}, I_i = 275 \text{ mA}, P_i = 1.3 \text{W}, L_i = 0, C_i = 4 \text{pF}$ | $U_i = 42 \text{ V}, I_i = 275 \text{ mA}, P_i = 1.3 \text{W}. L_i = 0, C_i = 4 \text{pF}$ |

**Table 17. Temperature Class Information** 

| Package<br>Type | Maximum Power Side 1<br>(W) | Maximum Power Side 2<br>(W) | Maximum Component Temperature (°C) | Ambient Temperature (°C) |
|-----------------|-----------------------------|-----------------------------|------------------------------------|--------------------------|
| 16-Lead<br>QSOP | 1.3                         | 1.3                         | 189.8                              | -40°C to +85°C           |
| 20-Lead SSOP    | 1.3                         | 1.3                         | 218                                | -40°C to +85°C           |

 $<sup>^{1}</sup>$  L<sub>i</sub> is defined as input inductance, C<sub>i</sub> is input capacitance, P<sub>i</sub> is input power, U<sub>i</sub> is input voltage, and I<sub>i</sub> is input current.

The components (for example, digital isolators) being certified have the following safety ratings listed in Table 17. The temperature class is determined based on Table 17.



Figure 4. Thermal Derating Curve, Dependence of Safety-Limiting Values with Case Temperature per DIN V VDE V 0884-11

## **Recommended Operating Conditions**

# Table 18.

| Parameter                        | Symbol                              | Value           |
|----------------------------------|-------------------------------------|-----------------|
| Operating Temperature            | T <sub>A</sub>                      | -40°C to +125°C |
| Supply Voltages <sup>1</sup>     | V <sub>DD1</sub> , V <sub>DD2</sub> | 2.25 V to 3.6 V |
| Input Signal Rise and Fall Times |                                     | 1.0 ms          |

<sup>&</sup>lt;sup>1</sup> All voltages are relative to their respective grounds. See the DC Correctness section for information on immunity to external magnetic fields.

## **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

Table 19.

| Parameter                                              | Rating                                      |
|--------------------------------------------------------|---------------------------------------------|
| Supply Voltages (V <sub>DD1</sub> , V <sub>DD2</sub> ) | -0.5 V to +5 V                              |
| Input Voltages (V <sub>IA</sub> , V <sub>IB</sub> )    | $-0.5 \text{ V to V}_{DDI} + 0.5 \text{ V}$ |
| Output Voltages (V <sub>OA</sub> , V <sub>OB</sub> )   | $-0.5 \text{ V to V}_{DD2} + 0.5 \text{ V}$ |
| Average Output Current per<br>Pin <sup>1</sup>         |                                             |
| Side 1 (I <sub>O1</sub> )                              | -10 mA to +10 mA                            |
| Side 2 (I <sub>O2</sub> )                              | -10 mA to +10 mA                            |
| Common-Mode Transients <sup>2</sup>                    | −100 kV/µs to                               |
|                                                        | +100 kV/μs                                  |
| Storage Temperature (T <sub>ST</sub> )                 | -65°C to +150°C                             |
| Range                                                  |                                             |
| Ambient Operating                                      | -40°C to +125°C                             |
| Temperature                                            |                                             |
| (T <sub>A</sub> ) Range                                |                                             |

<sup>&</sup>lt;sup>1</sup> See Figure 4 for maximum safety power values for various temperatures.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied.

Operation beyond the maximum operating conditions for extended periods may affect product reliability.

Table 20. Maximum Continuous Working Voltage<sup>1</sup>

| Parameter                  | Value      | Constraint      |
|----------------------------|------------|-----------------|
| AC Voltage                 |            |                 |
| 60 Hz Bipolar              | 565        | 50-year minimum |
| Waveform                   | $V_{PEAK}$ | lifetime        |
| 60 Hz Unipolar<br>Waveform |            |                 |
| <b>Basic Insulation</b>    | 975        | 50-year minimum |
|                            | $V_{PEAK}$ | lifetime        |
| DC Voltage                 |            |                 |
| Basic Insulation           | 975        | 50-year minimum |
|                            | $V_{PEAK}$ | lifetime        |

<sup>&</sup>lt;sup>1</sup> Refers to continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more details.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<sup>&</sup>lt;sup>2</sup> Refers to common-mode transients across the insulation barrier. Common-mode transients exceeding the absolute maximum ratings can cause latch-up or permanent damage.

Table 21. Truth Table (Positive Logic) for all Models

| V <sub>Ix</sub> Input <sup>1,</sup> |                                     |                                     |                                    |                                     |                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------|-------------------------------------|-------------------------------------|------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2                                   | V <sub>DDI</sub> State <sup>3</sup> | V <sub>DDO</sub> State <sup>4</sup> | EN <sub>x</sub> Input <sup>1</sup> | V <sub>Ox</sub> Output <sup>1</sup> | Description                                                                                                                                                                                                                                                                                                     |
| Н                                   | Powered                             | Powered                             | L                                  | Н                                   | Normal operation; data is high and refresh is enabled.                                                                                                                                                                                                                                                          |
| L                                   | Powered                             | Powered                             | L                                  | L                                   | Normal operation; data is low and refresh is enabled.                                                                                                                                                                                                                                                           |
| Н                                   | Powered                             | Powered                             | Н                                  | Н                                   | Output is high, and refresh is disabled.                                                                                                                                                                                                                                                                        |
| L                                   | Powered                             | Powered                             | Н                                  | L <sup>5</sup>                      | Output is low, and refresh is disabled.                                                                                                                                                                                                                                                                         |
| L                                   | Unpowered                           | Powered                             | L                                  | Default                             | Input unpowered. Outputs are in the default state, high for ADuM1440, ADuM1441, and ADuM1442, and low ADuM1445, ADuM1446, and ADuM1447. Outputs return to input state within 150 $\mu$ s of V <sub>DDI</sub> power restoration. See the pin function descriptions (Table 22 through Table 24) for more details. |
| L                                   | Unpowered                           | Powered                             | Н                                  | Hold                                | Input unpowered. Outputs are the last state before input power is shut down.                                                                                                                                                                                                                                    |
| X                                   | Powered                             | Unpowered                           | X                                  | Z                                   | Output unpowered. Output pins are in high impedance state. Outputs return to input state within 34 µs of V <sub>DDO</sub> power restoration. See the pin function descriptions (Table 22 through Table 24) for more details.                                                                                    |

 $<sup>^{1}</sup>$  H = high, L = low, X = don't care, and Z = high impedance.

 $<sup>^2\,</sup>V_{lx}$  and  $V_{Ox}$  refer to the input and output signals of a given channel (A, B, C, or D).

 $<sup>^3</sup>$  V<sub>DDI</sub> refers to the power supply on the input side of a given channel (A, B, C, or D).

<sup>&</sup>lt;sup>4</sup> V<sub>DDO</sub> refers to the power supply on the output side of a given channel (A, B, C, or D). <sup>5</sup> Low input must follow a falling edge; otherwise, it can be in the default low state.

# PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



TO  $\mathrm{GND_1}$  IS RECOMMENDED.  $^2\mathrm{PIN}$  9 AND PIN 15 ARE INTERNALLY CONNECTED. CONNECTING BOTH TO  $\mathrm{GND_2}$  IS RECOMMENDED.

<sup>1</sup>PIN 2 AND PIN 10 ARE INTERNALLY CONNECTED. CONNECTING BOTH TO GND<sub>1</sub> IS RECOMMENDED. <sup>2</sup>PIN 11 AND PIN 19 ARE INTERNALLY CONNECTED.

NIC = NOT INTERNALLY CONNECTED.

Figure 5. ADuM1440/ADuM1445 QSOP Pin Configuration

CONNECTING BOTH TO GND₂ IS RECOMMENDED. Figure 6. ADuM1440/ADuM1445 SSOP Pin Configuration

Table 22. ADuM1440/ADuM1445 Pin Function Descriptions<sup>1</sup>

| QSOP    |                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------|-----------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No. | SSOP            | Mnemoni          |                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2       | Pin No.         | С                | Description                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1       | 1               | V <sub>DD1</sub> | Supply Voltage for Isolator Side 1 (2.25 V to 3.6 V). Connect a ceramic bypass capacitor in the 0.01 $\mu$ F to 0.1 $\mu$ F range between V <sub>DD1</sub> (Pin 1) and GND <sub>1</sub> (Pin 2).                                                                                                                                                                                                                       |
| 2, 8    | 2, 10           | GND <sub>1</sub> | Ground 1. Ground reference for Isolator Side 1. Pin 2 and Pin 8 are internally connected, and connecting both to $GND_1$ is recommended.                                                                                                                                                                                                                                                                               |
| 3       | 3               | VIA              | Logic Input A.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4       | 4               | V <sub>IB</sub>  | Logic Input B.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5       | 5               | $V_{IC}$         | Logic Input C.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6       | 6               | $V_{ID}$         | Logic Input D.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7       | 7               | EN <sub>1</sub>  | Refresh/Watchdog Enable 1. Connecting Pin 7 to $GND_1$ enables input/output refresh and watchdog functionality for Side 1, supporting standard <i>i</i> Coupler operation. Tying Pin 7 to $V_{DD1}$ disables refresh and watchdog functionality for lowest power operation, see the Applications Information section for a detailed description of this mode. $EN_1$ and $EN_2$ must be set to the same logic state.   |
| 9, 15   | 11, 19          | GND <sub>2</sub> | Ground 2. Ground reference for Isolator Side 2. Pin 9 and Pin 15 are internally connected, and connecting both to GND <sub>2</sub> is recommended.                                                                                                                                                                                                                                                                     |
| 10      | 14              | EN <sub>2</sub>  | Refresh/Watchdog Enable 2. Connecting Pin 10 to $GND_2$ enables input/output refresh and watchdog functionality for Side 2, supporting standard <i>i</i> Coupler operation. Tying Pin 10 to $V_{DD2}$ disables refresh and watchdog functionality for lowest power operation, see the Applications Information section for a detailed description of this mode. $EN_1$ and $EN_2$ must be set to the same logic state. |
| 11      | 15              | V <sub>OD</sub>  | Logic Output D.                                                                                                                                                                                                                                                                                                                                                                                                        |
| 12      | 16              | V <sub>OC</sub>  | Logic Output C.                                                                                                                                                                                                                                                                                                                                                                                                        |
| 13      | 17              | V <sub>OB</sub>  | Logic Output B.                                                                                                                                                                                                                                                                                                                                                                                                        |
| 14      | 18              | V <sub>OA</sub>  | Logic Output A.                                                                                                                                                                                                                                                                                                                                                                                                        |
| 16      | 20              | V <sub>DD2</sub> | Supply Voltage for Isolator Side 2 (2.25 V to 3.6 V). Connect a ceramic bypass capacitor in the 0.01 $\mu$ F to 0.1 $\mu$ F range between V <sub>DD2</sub> (Pin 16) and GND <sub>2</sub> (Pin 15).                                                                                                                                                                                                                     |
| N/A     | 8, 9, 12,<br>13 | NC               | No Connect. Do not connect to this pin.                                                                                                                                                                                                                                                                                                                                                                                |



 $<sup>^{1}\</sup>text{PIN}$  2 AND PIN 8 ARE INTERNALLY CONNECTED. CONNECTING BOTH TO GND<sub>1</sub> IS RECOMMENDED.  $^{2}\text{PIN}$  9 AND PIN 15 ARE INTERNALLY CONNECTED. CONNECTING BOTH TO GND<sub>2</sub> IS RECOMMENDED.



NIC = NOT INTERNALLY CONNECTED.

 $^{1}\mathrm{Pin}$  2 and Pin 10 are internally connected. Connecting both to  $\mathrm{Gnd}_{1}$  is recommended.  $^{2}\mathrm{Pin}$  11 and Pin 19 are internally connected. Connecting both to  $\mathrm{Gnd}_{2}$  is recommended.

Figure 8. ADuM1441/ADuM1446 SSOP Pin Configuration

Figure 7. ADuM1441/ADuM1446 QSOP Pin Configuration

Table 23. ADuM1441/ADuM1446 Pin Function Descriptions<sup>1</sup>

| QSOP    |                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------|-----------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No. | SSOP<br>Pin No. | Mnemonic         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1       | 1               | V <sub>DD1</sub> | Supply Voltage for Isolator Side 1 (2.25 V to 3.6 V). Connect a ceramic bypass capacitor in the 0.01 $\mu$ F to 0.1 $\mu$ F range between V <sub>DD1</sub> (Pin 1) and GND <sub>1</sub> (Pin 2).                                                                                                                                                                                                                                                |
| 2, 8    | 2, 10           | GND <sub>1</sub> | Ground 1. Ground reference for Isolator Side 1. Pin 2 and Pin 8 are internally connected, and connecting both to GND <sub>1</sub> is recommended.                                                                                                                                                                                                                                                                                               |
| 3       | 3               | V <sub>IA</sub>  | Logic Input A.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4       | 4               | V <sub>IB</sub>  | Logic Input B.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5       | 5               | V <sub>IC</sub>  | Logic Input C.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6       | 6               | V <sub>OD</sub>  | Logic Output D.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 7       | 7               | EN <sub>1</sub>  | Refresh/Watchdog Enable 1. Connecting Pin 7 to GND <sub>1</sub> enables input/output refresh and watchdog functionality for Side 1, supporting standard <i>i</i> Coupler operation. Tying Pin 7 to $V_{DD1}$ disables refresh and watchdog functionality for lowest power operation, see the Applications Information section for a detailed description of this mode. EN <sub>1</sub> and EN <sub>2</sub> must be set to the same logic state. |
| 9, 15   | 11, 19          | GND <sub>2</sub> | Ground 2. Ground reference for Isolator Side 2. Pin 9 and Pin 15 are internally connected, and connecting both to $GND_2$ is recommended.                                                                                                                                                                                                                                                                                                       |
| 10      | 14              | EN <sub>2</sub>  | Refresh/Watchdog Enable 2. Connecting Pin 10 to $GND_2$ enables input/output refresh and watchdog functionality for Side 2, supporting standard <i>i</i> Coupler operation. Tying Pin 10 to $V_{DD2}$ disables refresh and watchdog functionality for lowest power operation, see the Applications Information section for a detailed description of this mode. $EN_1$ and $EN_2$ must be set to the same logic state.                          |
| 11      | 15              | $V_{\text{ID}}$  | Logic Input D.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 12      | 16              | V <sub>OC</sub>  | Logic Output C.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 13      | 17              | V <sub>OB</sub>  | Logic Output B.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 14      | 18              | V <sub>OA</sub>  | Logic Output A.                                                                                                                                                                                                                                                                                                                                                                                                                                 |

<sup>&</sup>lt;sup>1</sup> Reference the AN-1109 Application Note for specific layout guidelines.

 $<sup>^{2}</sup>$  N/A = not applicable.

| 16  | 20           | V <sub>DD2</sub> | Supply Voltage for Isolator Side 2 (2.25 V to 3.6 V). Connect a ceramic bypass capacitor in |
|-----|--------------|------------------|---------------------------------------------------------------------------------------------|
|     |              |                  | the 0.01 $\mu F$ to 0.1 $\mu F$ range between $V_{DD2}$ (Pin 16) and $GND_2$ (Pin 15).      |
| N/A | 8, 9, 12, 13 | NC               | No Connect. Do not connect to this pin.                                                     |

<sup>&</sup>lt;sup>1</sup> Reference the AN-1109 Application Note for specific layout guidelines.

 $<sup>^2</sup>$  N/A = not applicable.



 $^{1}\mathrm{PIN}$  2 and PIN 8 are internally connected. Connecting both to GND1 Is recommended.  $^{2}\mathrm{PIN}$  9 and PIN 15 are internally connected. Connecting both to  $\mathrm{GND}_2$  is recommended.



NIC = NOT INTERNALLY CONNECTED.

 $^{1}\mathrm{PIN}$  2 and PIN 10 are internally connected. Connecting both to  $\mathrm{GnD}_{1}$  is recommended.  $^{2}\mathrm{PIN}$  11 and PIN 19 are internally connected. Connecting both to  $\mathrm{GnD}_{2}$  is recommended.

Figure 10. ADuM1442/ADuM1447 SSOP Pin Configuration

Figure 9. ADuM1442/ADuM1447 QSOP Pin Configuration

Table 24. ADuM1442/ADuM1447 Pin Function Descriptions<sup>1</sup>

| QSOP    | ccop            |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|-----------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No. | SSOP<br>Pin No. | Mnemonic         | Description                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1       | 1               | V <sub>DD1</sub> | Supply Voltage for Isolator Side 1 (2.25 V to 3.6 V). Connect a ceramic bypass capacitor in the 0.01 $\mu$ F to 0.1 $\mu$ F range between V <sub>DD1</sub> (Pin 1) and GND <sub>1</sub> (Pin 2).                                                                                                                                                                                                                                         |
| 2, 8    | 2, 10           | GND <sub>1</sub> | Ground 1. Ground reference for Isolator Side 1. Pin 2 and Pin 8 are internally connected, and connecting both to $GND_1$ is recommended.                                                                                                                                                                                                                                                                                                 |
| 3       | 3               | V <sub>IA</sub>  | Logic Input A.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 4       | 4               | $V_{IB}$         | Logic Input B.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 5       | 5               | Voc              | Logic Output C.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 6       | 6               | V <sub>OD</sub>  | Logic Output D.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7       | 7               | EN <sub>1</sub>  | Refresh/Watchdog Enable 1. Connecting Pin 7 to GND <sub>1</sub> enables input/output refresh and watchdog functionality for Side 1, supporting standard $i$ Coupler operation. Tying Pin 7 to $V_{DD1}$ disables refresh and watchdog functionality for lowest power operation, see the Applications Information section for detailed description of this mode. EN <sub>1</sub> and EN <sub>2</sub> must be set to the same logic state. |
| 9, 15   | 11, 19          | GND <sub>2</sub> | Ground 2. Ground reference for Isolator Side 2. Pin 9 and Pin 15 are internally connected, and connecting both to $GND_2$ is recommended.                                                                                                                                                                                                                                                                                                |
| 10      | 14              | EN <sub>2</sub>  | Refresh/Watchdog Enable 2. Connecting Pin 10 to $GND_2$ enables input/output refresh and watchdog functionality for Side 2, supporting standard <i>i</i> Coupler operation. Tying Pin 10 to $V_{DD2}$ disables refresh and watchdog functionality for lowest power operation, see the Applications Information section for a detailed description of this mode. $EN_1$ and $EN_2$ must be set to the same logic state.                   |
| 11      | 15              | $V_{ID}$         | Logic Input D.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 12      | 16              | V <sub>IC</sub>  | Logic Input C.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 13      | 17              | V <sub>OB</sub>  | Logic Output B.                                                                                                                                                                                                                                                                                                                                                                                                                          |

| 14  | 18              | V <sub>OA</sub>  | Logic Output A.                                                                                                                                                                                    |
|-----|-----------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16  | 20              | V <sub>DD2</sub> | Supply Voltage for Isolator Side 2 (2.25 V to 3.6 V). Connect a ceramic bypass capacitor in the 0.01 $\mu$ F to 0.1 $\mu$ F range between V <sub>DD2</sub> (Pin 16) and GND <sub>2</sub> (Pin 15). |
| N/A | 8, 9, 12,<br>13 | NC               | No Connect. Do not connect to this pin.                                                                                                                                                            |

<sup>&</sup>lt;sup>1</sup> Reference the AN-1109 Application Note for specific layout guidelines.

 $<sup>^2</sup>$  N/A = not applicable.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 11. Current Consumption per Input vs. Data Rate for 2.5 V,  $EN_x = Low Operation$ 



Figure 12. Current Consumption per Output vs. Data Rate for 2.5 V,  $EN_x = Low \ Operation$ 



Figure 13. Current Consumption per Input vs. Data Rate for 3.3 V,  $EN_x = Low Operation$ 



Figure 14. Current Consumption per Output vs. Data Rate for 3.3 V,  $EN_x = Low \ Operation$ 



Figure 15. Current Consumption per Input vs. Data Rate for 2.5 V,  $EN_x = High \ Operation$ 



Figure 16. Current Consumption per Output vs. Data Rate for 2.5 V,  $EN_x = High \ Operation$ 



Figure 17. Current Consumption per Input vs. Data Rate for  $V_{DDX} = 3.3 V$ ,  $EN_x = High \ Operation$ 



Figure 18. Current Consumption per Output vs. Data Rate for  $V_{DDx}$ = 3.3 V,  $EN_x$  = High Operation



Figure 19. Typical  $I_{DDx}$  Current per Input vs. Data Input Voltage for  $V_{DDx} = 3.3 \text{ V}$ 



Figure 20.  $I_{DDx}$  Current per Input vs. Data Input Voltage for  $V_{DDx}$  = 2.5 V



Figure 21. Typical Input and Output Supply Current per Channel vs.  $Temperature for V_{DDx} = 2.5 V, Data Rate = 100 kbps$ 



Figure 22. Typical Input and Output Supply Current per Channel vs. Temperature for  $V_{DDx} = 3.3 \text{ V}$ , Data Rate = 100 kbps



Figure 23. Typical Input and Output Supply Current per Channel vs. Temperature for  $V_{DDx} = 2.5 V$ , Data Rate = 1000 kbps



Figure 24. Typical Input and Output Supply Current per Channel vs. Temperature for  $V_{DDx} = 3.3 \text{ V}$ , Data Rate = 1000 kbps



Figure 25. Typical Propagation Delay vs. Temperature for  $V_{DDx} = 3.3 \text{ V or } V_{DDx} = 2.5 \text{ V}$ 



Figure 26. Typical Glitch Filter Operation Threshold



Figure 27. Typical Refresh Period vs. Temperature for 3.3 V and 2.5 V Operation



Figure 28. Typical Refresh Period vs. V<sub>DDX</sub> Voltage

## APPLICATIONS INFORMATION

## **PCB LAYOUT**

The ADuM1440/ADuM1441/ADuM1442/ADuM1445/ ADuM1446/ADuM1447 digital isolators require no external interface circuitry for the logic interfaces. Power supply bypassing is strongly recommended at both input and output supply pins:  $V_{\rm DD1}$  and  $V_{\rm DD2}$  (see Figure 29). Choose a capacitor value between 0.01  $\mu F$  and 0.1  $\mu F$ . The total lead length between both ends of the capacitor and the input power supply pin must not exceed 20 mm.

Using proper PCB design choices, the ADuM1440/ADuM1441/ ADuM1442/ADuM1445/ADuM1446/ADuM1447 readily meets CISPR 22 Class A (and FCC Class A) emissions standards, as well as the more stringent CISPR 22 Class B (and FCC Class B) standards in an unshielded environment. Refer to the AN-1109 Application Note, Recommendations for Control of Radiated Emissions with iCoupler Devices, for PCB-related EMI mitigation techniques, including board layout and stack-up issues.



Figure 29. Recommended Printed Circuit Board Layout, QSOP



Figure 30. Recommended Printed Circuit Board Layout, SSOP

For applications involving high common-mode transients, it is important to minimize board coupling across the isolation barrier. Furthermore, design the board layout so that any coupling that does occur equally affects all pins on a given component side. Failure to ensure this can cause voltage differentials between pins exceeding the absolute maximum ratings of the device, thereby leading to latch-up or permanent damage.

## PROPAGATION DELAY-RELATED PARAMETERS

These products are optimized for minimum power consumption by eliminating as many internal bias currents as possible. As a result, the timing characteristics are more sensitive to operating voltage and temperature than in standard *i*Coupler products. Refer to Figure 21 through Figure 28 for the expected variation of these parameters.

Propagation delay is a parameter defined as the time it takes a logic signal to propagate through a component. The

input-to-output propagation delay time for a high-to-low transition can differ from the propagation delay time of a low-to-high transition.



Figure 31. Propagation Delay Parameters

Pulse width distortion is the maximum difference between these two propagation delay values and an indication of how accurately the timing of the input signal is preserved.

Channel-to-channel matching is the maximum amount of time the propagation delay differs between channels within a single

ADuM1440/ADuM1441/ADuM1442/ADuM1445/ADuM1446 / ADuM1447 component.

Propagation delay skew is the maximum amount of time the propagation delay differs between multiple ADuM1440/ADuM1441/ADuM1442/ADuM1445/ADuM1446/ADuM1447 components operating under the same conditions.

In edge-based systems, it is critical to reject pulses that are too short to be handled by the encode and decode circuits. The

ADuM1440/ADuM1441/ADuM1442/ADuM1445/ADuM1446 / ADuM1447 implement a glitch filter to reject pulses less than the glitch filter operating threshold. This threshold depends on the operating voltage, as shown in Figure 26. Any pulse shorter than the glitch filter does not pass to the output. When the refresh circuit is enabled, pulses that match the glitch filter width have a small probability of being stretched until corrected by the next refresh cycle, or by the next valid data through that channel. To avoid issues with pulse stretching, observe the minimum pulse width requirements listed in the switching specifications.

#### **DC CORRECTNESS**

#### **Standard Operating Mode**

Positive and negative logic transitions at the isolator input cause narrow ( $\sim\!1$  ns) pulses to be sent to the decoder using the transformer. The decoder is bistable and is, therefore, either set or reset by the pulses, indicating input logic transitions. When refresh and watchdog functions are enabled by pulling EN1 and EN2 low, in the absence of logic transitions at the input for more than  $\sim\!140~\mu\text{s}$ , a periodic set of refresh pulses indicative of the correct input state is sent to ensure dc correctness at the output. If the decoder receives no internal pulses of more than approximately 200  $\mu\text{s}$ , the input side is assumed unpowered or nonfunctional, in which case, the isolator watchdog circuit forces the output to a default state. The default state is either high as in the ADuM1440, ADuM1441, and ADuM1442 versions, or low as in the ADuM1445, ADuM1446, and ADuM1447 versions.

### **Low Power Operating Mode**

The ADuM1440/ADuM1441/ADuM1442/ADuM1445/ ADuM1446/ADuM1447 allow the refresh and watchdog functions to be disabled by pulling  $EN_1$  and  $EN_2$  to logic high for the lowest power consumption. These control pins must be set to the same value on each side of the component for proper operation.

In this mode, the current consumption of the chip drops to the microamp range. However, be careful when using this mode because dc correctness is no longer guaranteed at startup. For example, if the following sequence of events occurs:

- 1. Power is applied to Side 1
- 2. A high level is asserted on the  $V_{IA}$  input
- 3. Power is applied to Side 2

The high on  $V_{IA}$  is not automatically transferred to the Side 2  $V_{OA}$ , and there can be a level mismatch that is not corrected until a transition occurs at  $V_{IA}$ . After power is stable on each side and a transition occurs on the input of the channel, that channel's input and output state is correctly matched. This contingency can be addressed in several ways, such as sending dummy data, or toggling refresh on for a short period to force synchronization after turn on.

# Recommended Input Voltage for Low Power Operation

The ADuM1440/ADuM1441/ADuM1442/ADuM1445/ ADuM1446/ADuM1447 implement Schmitt trigger input buffers so that the devices operate cleanly in low data rate or noisy environments. Schmitt triggers allow a small amount of shoot through current when their input voltage is not approximate to either  $V_{\text{DDx}}$  or  $GND_x$  levels. This is because the two transistors are both slightly on when input voltages are in the middle of the supply range. For many digital devices, this leakage is not a large portion of the total supply current and may not be noticed; however, in the ultralow power ADuM1440/ADuM1441/ADuM1442/ ADuM1445/ADuM1446/ADuM1447, this leakage can be larger than the total operating current of the device and cannot be ignored.

To achieve optimum power consumption with the ADuM1440/

ADuM1441/ADuM1442/ADuM1445/ADuM1446/ ADuM1447, always drive the inputs as near to  $V_{\text{DDx}}$  or  $GND_x$  levels as possible. Figure 19 and Figure 20 illustrate the shoot through leakage of an input; therefore, whereas the logic thresholds of the input are standard CMOS levels, optimum power performance is achieved when the input logic levels are driven within 0.5 V of either  $V_{\text{DDx}}$  or  $GND_x$  levels.

#### **MAGNETIC FIELD IMMUNITY**

The magnetic field immunity of the ADuM1440/ADuM1441/ADuM1442/ADuM1445/ADuM1446/ADuM1447 is determined by the changing magnetic field, which induces a voltage in the receiving coil of the transformer large enough

to either falsely set or reset the decoder. The following analysis defines the conditions under which this can occur. The 3.3 V operating condition of the ADuM1440/ADuM1441/ADuM1442/ ADuM1445/ADuM1446/ADuM1447 is examined because it represents the most typical mode of operation.

The pulses at the transformer output have an amplitude greater than 1.0 V. The decoder has a sensing threshold at about 0.5 V, thus establishing a 0.5 V margin in which induced voltages can be tolerated. The voltage induced across the receiving coil is given by

$$V = (-d\beta/dt) \sum_{i} \pi r_n^2; n = 1, 2, \dots, N$$

where:

 $\beta$  is magnetic flux density (gauss).

 $r_n$  is the radius of the n<sup>th</sup> turn in the receiving coil (cm). N is the number of turns in the receiving coil.

Given the geometry of the receiving coil in the ADuM1440/ADuM1441/ADuM1442/ADuM1445/ADuM1446/ADuM1447 and an imposed requirement that the induced voltage be, at most, 50% of the 0.5 V margin at the decoder, a maximum allowable magnetic field at a given frequency can be calculated. The result is shown in Figure 32.



Figure 32. Maximum Allowable External Magnetic Flux Density

For example, at a magnetic field frequency of 1 MHz, the maximum allowable magnetic field of 0.5 kgauss induces a voltage of 0.25 V at the receiving coil. This is about 50% of the sensing threshold and does not cause a faulty output transition. Similarly, if such an event occurred during a transmitted pulse (and was of the worst-case polarity), it would reduce the received pulse from >1.0 V to 0.75 V, still well above the 0.5 V sensing threshold of the decoder.

The preceding magnetic flux density values correspond to specific current magnitudes at given distances from the ADuM1440/

ADuM1441/ADuM1442/ADuM1445/ADuM1446/ADuM1447 transformers. Figure 33 shows these allowable current magnitudes as a function of frequency for selected distances. As shown, the

ADuM1440/ADuM1441/ADuM1442/ADuM1445/ADuM1446 / ADuM1447 are extremely immune and can be affected

only by extremely large currents operating at a high frequency very near to the component. For the 1 MHz example noted previously, a 1.2 kA current would have to be placed 5 mm away from the

ADuM1440/ADuM1441/ADuM1442/ADuM1445/ADuM1446 / ADuM1447 to affect the operation of the component.



Figure 33. Maximum Allowable Current for Various Current-to-ADuM1440/ ADuM1441/ADuM1442/ADuM1445/ADuM1446/ADuM1447 Spacinas

Note that at combinations of strong magnetic field and high frequency, any loops formed by PCB traces can induce error voltages sufficiently large enough to trigger the thresholds of succeeding circuitry. Take care in the layout of such traces to avoid this possibility.

## **POWER CONSUMPTION**

The supply current at a given channel of the ADuM1440/ADuM1441/ADuM1442/ADuM1445/ADuM1446/ADuM1447 isolator is a function of the supply voltage, the data rate of the channel, and the output load of the channel.

For each input channel, the supply current is given by

$$\begin{split} I_{DDI} &= I_{DDI(Q)} & f \leq 0.5 \, f_r \\ I_{DDI} &= I_{DDI(D)} \times (2f - f_r) + I_{DDI(Q)} & f > 0.5 \, f_r \end{split}$$

For each output channel, the supply current is given by

$$\begin{split} I_{DDO} &= I_{DDO\,(Q)} & f \leq 0.5\,f_r \\ I_{DDO} &= \left(I_{DDO\,(D)} + \left(0.5 \times 10^{-3}\right) \times C_L \times V_{DDO}\right) \times \left(2f - f_r\right) + I_{DDO\,(Q)} \\ & f > 0.5\,f_r \end{split}$$

#### where.

 $I_{DDI(D)}$ ,  $I_{DDO(D)}$  are the input and output dynamic supply currents per channel (mA/Mbps).

*I*<sub>DDI (Q)</sub>, *I*<sub>DDO (Q)</sub> are the specified input and output quiescent supply currents (mA).

f is the input logic signal frequency (MHz); it is half the input data rate, expressed in units of Mbps.

 $f_r$  is the input stage refresh rate (Mbps).

 $C_L$  is the output load capacitance (pF).

 $V_{DDO}$  is the output supply voltage (V).

To calculate the total  $V_{\text{DD1}}$  and  $V_{\text{DD2}}$  supply current, the supply currents for each input and output channel

corresponding to  $V_{\rm DD1}$  and  $V_{\rm DD2}$  are calculated and totaled. Figure 11 through Figure 18 show per channel supply currents as a function of data rate for an unloaded output condition.

The ADuM1440/ADuM1441/ADuM1442/ADuM1445/ ADuM1446/ADuM1447 devices are intended to operate at an ultralow current. This is achieved by operating the part at a low average data rate, either by bursting data at high speed at a low duty factor or by running low bit rates. If data is burst at high data rates, the part sits quiescent for the majority of the time, at low data rates, the power consumption approaches the quiescent power consumption. Table 25 shows the typical current for an input and output channel pair as well as the total power dissipated for that channel. The total power is summed across both sides of the device, so the power is being drawn from two different supplies. However, it shows how the power depends on the VDD values and the state of the refresh.

Table 25. Typical Total Power Dissipation Per Channel

| State of     |                  | al Input<br>annel                             |       | l Output<br>annel   | Power/C |  |
|--------------|------------------|-----------------------------------------------|-------|---------------------|---------|--|
| Refresh      | V <sub>DDI</sub> | $V_{DDI}$ $I_{DDI(Q)}$ $V_{DDO}$ $I_{DDO(Q)}$ |       | I <sub>DDO(Q)</sub> | h       |  |
| Enabled      | 2.5 V            | 2.6 μΑ                                        | 2.5 V | 0.5 μΑ              | 7.8 µW  |  |
|              | 3.3 V 4.8 μA     |                                               | 3.3 V | 0.8 μΑ              | 18.5 μW |  |
| Disable<br>d | 2.5 V            | 0.05<br>μA<br>0.12                            | 2.5 V | 0.05 μΑ             | 0.3 μW  |  |
|              | 3.3 V            | μΑ                                            | 3.3 V | 0.13 μΑ             | 0.8 μW  |  |

#### **INSULATION LIFETIME**

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation. In addition to the testing performed by the regulatory agencies, Analog Devices carries out an extensive set of evaluations to determine the lifetime of the insulation structure within the ADuM1440/

ADuM1441/ADuM1442/ADuM1445/ADuM1446/ADuM1447.

Analog Devices performs accelerated life testing using voltage levels higher than the rated continuous working voltage. Acceleration factors for several operating conditions are determined. These factors allow calculation of the time to failure at the actual working voltage. The values shown in Table 20 summarize the peak voltage for 50 years of service life for a bipolar ac operating condition and the maximum CSA approved working voltages. In many cases, the approved working voltage is higher than the 50-year service life voltage. Operation at these high working voltages can lead to shortened insulation life, in some cases.

The insulation lifetime of the ADuM1440/ADuM1441/ADuM1442/ADuM1445/ADuM1446/ADuM1447 depends on the voltage waveform type imposed across the isolation barrier. The *i*Coupler insulation structure degrades at different rates depending on whether the waveform is bipolar ac, unipolar ac, or dc. Figure 34, Figure 35, and Figure 36 illustrate these different isolation voltage waveforms.

Bipolar ac voltage is the most stringent environment. The goal of a 50-year operating lifetime under the ac bipolar condition determines the Analog Devices recommended maximum working voltage.

In the case of unipolar ac or dc voltage, the stress on the insulation is significantly lower. This allows operation at higher working voltages while still achieving a 50-year service life. The working voltages listed in Table 20 can be applied while maintaining the 50-year minimum lifetime provided the voltage conforms to either the unipolar ac or dc voltage case. Treat any cross-insulation voltage waveform that does not conform to Figure 35 or Figure 36 as a bipolar ac waveform, and limit its peak voltage to the 50-year lifetime voltage value listed in Table 20.

Note that the voltage presented in Figure 35 is shown as sinusoidal for illustration purposes only. It is meant to represent any voltage waveform varying between 0 V and some limiting value. The limiting value can be positive or negative, but the voltage cannot cross 0 V.



## **OUTLINE DIMENSIONS**



#### **COMPLIANT TO JEDEC STANDARDS MO-137-AB**

CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 37. 16-Lead Shrink Small Outline Package [QSOP] (RQ-16)

Dimensions shown in inches and (millimeters)



Figure 38. 20-Lead Shrink Small Outline Package [SSOP] (RS-20) Dimensions shown in millimeters

## **ORDERING GUIDE**

|                       | Number of Inputs,     | Number of Inputs,     | Maximum<br>Data Rate | Default<br>Output | Maximum<br>Propagation<br>Delay, 3.3 V | Temperature        | Package             | Package |
|-----------------------|-----------------------|-----------------------|----------------------|-------------------|----------------------------------------|--------------------|---------------------|---------|
| Model <sup>1, 2</sup> | V <sub>DD1</sub> Side | V <sub>DD2</sub> Side | (Mbps)               | State             | (ns)                                   | Range              | Description         | Option  |
| ADuM1440ARQZ          | 4                     | 0                     | 2                    | High              | 180                                    | -40°C to<br>+125°C | 16-Lead<br>QSOP     | RQ-16   |
| ADuM1441ARQZ          | 3                     | 1                     | 2                    | High              | 180                                    | -40°C to<br>+125°C | 16-Lead<br>QSOP     | RQ-16   |
| ADuM1442ARQZ          | 2                     | 2                     | 2                    | High              | 180                                    | -40°C to<br>+125°C | 16-Lead<br>QSOP     | RQ-16   |
| ADuM1445ARQZ          | 4                     | 0                     | 2                    | Low               | 180                                    | -40°C to<br>+125°C | 16-Lead<br>QSOP     | RQ-16   |
| ADuM1446ARQZ          | 3                     | 1                     | 2                    | Low               | 180                                    | -40°C to<br>+125°C | 16-Lead<br>QSOP     | RQ-16   |
| ADuM1447ARQZ          | 2                     | 2                     | 2                    | Low               | 180                                    | -40°C to<br>+125°C | 16-Lead<br>QSOP     | RQ-16   |
| ADuM1440ARSZ          | 4                     | 0                     | 2                    | High              | 180                                    | -40°C to<br>+125°C | 20-Lead<br>SSOP     | RS-20   |
| ADuM1441ARSZ          | 3                     | 1                     | 2                    | High              | 180                                    | -40°C to<br>+125°C | 20-Lead<br>SSOP     | RS-20   |
| ADuM1442ARSZ          | 2                     | 2                     | 2                    | High              | 180                                    | -40°C to<br>+125°C | 20-Lead<br>SSOP     | RS-20   |
| ADuM1445ARSZ          | 4                     | 0                     | 2                    | Low               | 180                                    | -40°C to<br>+125°C | 20-Lead<br>SSOP     | RS-20   |
| ADuM1446ARSZ          | 3                     | 1                     | 2                    | Low               | 180                                    | -40°C to<br>+125°C | 20-Lead<br>SSOP     | RS-20   |
| ADuM1447ARSZ          | 2                     | 2                     | 2                    | Low               | 180                                    | -40°C to<br>+125°C | 20-Lead<br>SSOP     | RS-20   |
| EVAL-<br>ADUM1441EBZ  |                       |                       |                      |                   |                                        |                    | Evaluation<br>Board |         |

 $<sup>^{1}</sup>$  Z = RoHS Compliant Part.

 $<sup>^2</sup>$  Tape and reel is available. The addition of the -RL7 suffix indicates that the product is shipped on 7" tape and reel.