# 4-Channel, 16-Bit Voltage Output DAC, On-Chip Reference, SPI #### **FEATURES** ▶ 16-bit resolution, ±3 LSB<sub>16</sub> INL, ±1 LSB<sub>16</sub> DNL ▶ TUE: ±0.22% of FSR maximum ▶ Offset error: ±1.5mV maximum ▶ Gain error: ±0.26% of FSR maximum ► Guaranteed sourcing current of 100 mA ▶ Ultra-low headroom: 12mV at 20mA load ▶ 2.5V internal voltage reference, 5ppm/°C, typical ► 55nV/√Hz noise spectral density (external reference) ▶ 96nV/√Hz noise spectral density (internal reference) ▶ Output voltage, current, and die temperature monitors ▶ 50MHz SPI write and read ▶ 2.7V to 5.5V power supply range ▶ 1.2V or 1.8V compatible digital interface ▶ Operating temperature range: -40°C to +125°C ▶ Small package: 2.1 mm × 2.2 mm, 25-ball WLCSP #### **APPLICATIONS** Optical transceivers ▶ Test and measurement ▶ Industrial automation Data acquisition systems #### **GENERAL DESCRIPTION** The AD3531/AD3531R are low power, 4-channel, 16-bit, buffered voltage output, digital-to-analog converters (DACs) that include software-programmable gain controls that result in full-scale output spans of 2.5V or 5V for reference voltages of 2.5V. The devices operate from single, 2.7V to 5.5V supply ranges and are guaranteed monotonic by design. The AD3531R also offers a 2.5V, 5ppm/°C internal reference that is disabled by default. The devices include integrated multiplexers that allow monitoring of output voltages, currents, and internal die temperature. The AD3531/AD3531R are available in 2.1 mm $\times$ 2.2 mm, 25-ball WLCSP packages. The devices incorporate power-on reset (POR) circuits that ensure that the DACs output power up to and present at $16k\Omega$ to ground until a valid write is executed. The DACs also contain power-down modes that reduce the current consumption down to $620\mu A$ , typical. The serial peripheral interface (SPI) and MICROWIRE®-compatible, 4-wire serial interface operates on logic levels as low as 1.08V up to 1.98V and clock rates up to 50MHz. Table 1. Device Family List | Channel Count | Interface | Reference | 16-Bit | |---------------|-----------|-------------------|---------| | 8 | SPI | Internal/External | AD3530R | | 8 | SPI | External | AD3530 | | 4 | SPI | Internal/External | AD3531R | | 4 | SPI | External | AD3531 | #### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. Functional Block Diagram # **TABLE OF CONTENTS** | Features1 | Device Configuration Register | 32 | |-----------------------------------------------|-------------------------------------|----| | Applications1 | | | | General Description1 | Product ID Low Register | 33 | | Functional Block Diagram1 | Product ID High Register | 33 | | Specifications3 | | | | Electrical Characteristics3 | Scratch Pad Register | 34 | | AC Specifications5 | SPI Revision Register | 34 | | Timing Characteristics6 | Vendor ID Low Register | 34 | | Absolute Maximum Ratings8 | | | | Thermal Resistance8 | | | | ESD Caution8 | Transfer Configuration Register | 35 | | Pin Configuration and Function Descriptions 9 | | | | Typical Performance Characteristics10 | | | | Terminology20 | Output Operating Mode 0 Register | 37 | | Theory of Operation21 | Output Control 0 Register | | | Digital-to-Analog Converter21 | | | | Voltage Reference21 | Multiplexer Input Select 0 Register | | | Integrated Multiplexer21 | | | | DAC Core Functions22 | | | | Power-On Reset22 | | | | Serial Interface23 | DAC Register | 40 | | CRC Error Detection25 | Multiple DAC Register | 41 | | Applications Information26 | | | | Power Supply Recommendations26 | Software LDAC Trigger 0 Register | 41 | | Layout Guidelines26 | Multiple Input Register | 42 | | DAC Update26 | Multiple Input Select 0 Register | 42 | | Headroom and Footroom29 | | | | Register Summary30 | | | | Register Details32 | | 44 | | Interface Configuration A Register32 | Ordering Guide | 44 | | Interface Configuration B Register32 | | 44 | # **REVISION HISTORY** 4/2025—Revision 0: Initial Version analog.com Rev. 0 | 2 of 44 # **ELECTRICAL CHARACTERISTICS** VDD = 2.7V to 5.5V, IOVDD = 1.08V to 1.98V, VREF = 2.5V (internal or external), load resistance ( $R_L$ ) = $2k\Omega$ , load capacitance ( $C_L$ ) = 200pF. All specifications are $T_J$ = $-40^{\circ}$ C to +125°C and typical at $T_A$ = 25°C, unless otherwise noted. Table 2. Electrical Characteristics | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |----------------------------------------|-----|-------|-------|----------|--------------------------------------------------------------------------------------------| | STATIC PERFORMANCE <sup>1</sup> | | | | | | | Resolution | 16 | | | Bits | | | Integral Nonlinearity Error (INL) | | ±3 | ±10 | LSB | Range = 0 to VREF | | | | ±3 | ±10 | LSB | Range = 0 to 2 × VREF | | Differential Nonlinearity Error (DNL) | | | ±1 | LSB | Range = 0 to VREF and guaranteed monotonic | | | | | ±1 | LSB | Range = 0 to 2 × VREF and guaranteed monotonic | | Zero-Code Error | | +0.22 | ±1 | mV | Range = 0 to VREF or range = 0 to 2 × VREF | | Offset Error | | -0.16 | ±1.5 | mV | Range = 0 to VREF | | | | -0.23 | ±1.6 | mV | Range = 0 to 2 × VREF | | Full-Scale Error | | -0.05 | ±0.26 | % of FSR | Range = 0 to VREF | | | | -0.06 | ±0.18 | % of FSR | Range = 0 to 2 × VREF | | Gain Error | | -0.05 | ±0.26 | % of FSR | Range = 0 to VREF | | | | -0.06 | ±0.18 | % of FSR | Range = 0 to 2 × VREF | | Total Unadjusted Error (TUE) | | -0.04 | ±0.22 | % of FSR | Range = 0 to VREF | | | | -0.04 | ±0.16 | % of FSR | Range = 0 to 2 × VREF | | Zero-Code Error Drift | | | ±1.3 | μV/°C | Range = 0 to VREF or range = 0 to 2 × VREF | | Offset Error Drift | | | ±1.3 | μV/°C | Range = 0 to VREF or range = 0 to 2 × VREF | | Full-Scale Error Drift | | | ±200 | ppm/°C | Range = 0 to VREF or range = 0 to 2 × VREF | | Gain Error Drift | | | ±40 | ppm/°C | Range = 0 to VREF or range = 0 to 2 × VREF | | DC Power Supply Rejection Ratio (PSRR) | | 0.03 | | mV/V | DAC code = midscale and supply voltage (V <sub>DD</sub> ) = 5V ± 10% | | DC Crosstalk | | ±6 | ±14 | μV | Due to single channel, full-scale output change, internal reference, and range = 0 to VREF | | | | ±0.6 | | μV/mA | Due to load current change, external reference, and range = 0 to 2 × VREF | | | | ±11 | ±26 | μV | Due to powering down (per channel), internal reference, and range = 0 to VREF | | OUTPUT CHARACTERISTICS | | | | | | | Output Power-Up State | | 16 | | kΩ | Pull-down resistance | | Output Voltage Range | 0 | | 2.5 | V | Range = 0 to VREF, internal reference, and VDD > VREF | | | 0 | | 5 | V | Range = 0 to 2 × VREF, internal reference, and VDD > 2 × VREF | | Maximum Capacitive Load | | 2 | | nF | R <sub>L</sub> = ∞ | | | | 5 | | nF | $R_L = 1k\Omega$ | | Load Regulation | | 40 | 50 | μV/mA | $V_{DD}$ = 5V ± 10%, DAC code = midscale, and -30mA ≤ output current ( $I_{OUT}$ ) ≤ +30mA | | | | 40 | 50 | μV/mA | $V_{DD}$ = 3V ± 10%, DAC code = midscale, and -20mA $\leq$ $I_{OUT}$ : +20mA | | Short-Circuit Current <sup>2</sup> | 100 | | | mA | Sourcing | | | 80 | | | mA | Sinking | | Headroom | 20 | 12 | | mV | Source current = 20mA | | Footroom | 45 | 24 | | mV | Sink current = 20mA | | Load Impedance at Rails | | 0.625 | | Ω | VDD, sourcing | | | | 1.25 | | Ω | GND, sinking | | Power-Up Time | | 5 | | μs | Exiting power-down mode and $V_{DD} = 5V$ | analog.com Rev. 0 | 3 of 44 Table 2. Electrical Characteristics (Continued) | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |-------------------------------------------------------------|---------|------|--------------------|--------|-----------------------------------------------------------------------| | REFERENCE INPUT | | | | | | | Reference Input Current | | 375 | | μA | $V_{REF} = V_{DD} = 5.5V$ and range = 0 to VREF | | · | | 750 | | μA | V <sub>REF</sub> = V <sub>DD</sub> = 5.5V and range = 0 to 2 × VREF | | Reference Input Range | 1 | | $V_{DD}$ | V | Range = 0 to VREF | | , , | 1 | | V <sub>DD</sub> /2 | V | Range = 0 to 2 × VREF | | Reference Input Impedance | | 15.0 | DD | kΩ | Range = 0 to VREF | | 1 1 | | 7.5 | | kΩ | Range = 0 to 2 × VREF | | REFERENCE OUTPUT | | | | | | | Output voltage (V <sub>OUT</sub> ) | 2.4975 | | 2.5025 | V | T <sub>J</sub> = 25°C | | Voltage Reference Temperature Coefficient (TC) <sup>3</sup> | | 5 | 15 | ppm/°C | WLCSP | | , , | | 5 | 10 | ppm/°C | WLCSP; T <sub>J</sub> = 25°C to +125°C | | Output Impedance | | 0.06 | | Ω | | | Output Voltage Noise | | 25 | | μV p-p | 0.1Hz to 10Hz | | Output Voltage Noise Density | | 96 | | nV/√Hz | At $T_A$ , $f = 10$ kHz, $C_L = 10$ nF, and range = 0 to VREF or 0 to | | , | | | | | 2× VREF | | Maximum Capacitive Load | | 0.5 | | nF | | | Load Regulation Sourcing | | 60 | | μV/mA | At ambient temperature | | Output Current Load Capability | | 5 | | mA | Sourcing | | , , | | 100 | | μA | Sinking | | Line Regulation | | 10 | | μV/V | At ambient temperature | | Long-Term Stability Drift | | 55 | | ppm | After 1000 hours at 25°C | | Thermal Hysteresis | | 125 | | ppm | First cycle | | <b>,</b> | | 25 | | ppm | Additional cycles | | INTEGRATED MULTIPLEXER | | | | FF | , | | Buffer Output Current | | ±10 | | mA | | | Buffer Output Impedance | | 0.9 | | Ω | | | Buffer Offset | | 10 | | mV | | | Maximum Capacitive Load | | 470 | | pF | | | Multiplexer (Mux) Switching Glitch <sup>4</sup> | | 0.5 | | mV | | | LOGIC INPUTS | | 0.0 | | 1114 | | | Input Current | | | ±1 | μA | Per pin | | Input Low Voltage (V <sub>IL</sub> ) | | | 0.3 × IOVDD | V | i Gi μiii | | Input High Voltage (V <sub>IH</sub> ) | 0.7 × | | 0.5 ^ 10 10 0 | V | | | iliput riigii voitage (VIII) | IOVDD | | | V | | | Input Capacitance | 10122 | 2 | | pF | | | LOGIC OUTPUT (SDO) | | | | ļ. | | | Output Low Voltage (V <sub>OL</sub> ) | | | 0.4 | V | Sink current (I <sub>SINK</sub> ) = 200μA | | Output High Voltage (V <sub>OH</sub> ) | IOVDD - | | | V | Source current (I <sub>SOURCE</sub> ) = 200µA | | 5 54 mm 3. 1 mm 3 (1 OH) | 0.4 | | | | (-300KGE/ | | Floating State Output Capacitance | | 2 | | pF | | | POWER REQUIREMENTS | | | | | | | IOVDD | 1.08 | | 1.98 | V | | | IOVDD Pin Current (I <sub>IOVDD</sub> ) | | | 16 | μA | | | VDD | 2.7 | | 5.5 | V | Range = 0 to VREF | | | VREF + | | 5.5 | V | Range = 0 to 2 × VREF | | | 1.5 | | | | _ | | VDD Current (I <sub>VDD</sub> ) | | | | | $V_{IH} = V_{DD}$ , $V_{IL} = GND$ , and $V_{DD} = 2.7V$ to 5.5V | | Normal Operation <sup>5</sup> | | 2.8 | 3.4 | mA | External reference | | | | 3.85 | 4.3 | mA | Internal reference | analog.com Rev. 0 | 4 of 44 Table 2. Electrical Characteristics (Continued) | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |-------------------------------------------------------------------------|-----|------|------|------|--------------------------| | $500\Omega$ to GND, $3.85 k\Omega$ to GND, and $16 k\Omega$ to GND $^6$ | | 0.67 | 0.85 | mA | External reference | | | | 1.45 | 1.7 | mA | Internal reference | <sup>1</sup> Static performance tested with the outputs unloaded, unless otherwise noted. Linearity calculated using a reduced code range of 256 to 65279. # **AC SPECIFICATIONS** VDD = 2.7V to 5.5V, 1.08V ≤ IOVDD ≤ 1.98V, VREF = 2.5V (external), $R_L = 2k\Omega$ to GND, $C_L = 200pF$ , and all specifications are $T_J = -40$ °C to +125°C, typical at $T_A = 25$ °C, unless otherwise noted. Table 3. AC Specifications | Parameter | Min | Тур | Max | Unit | Test Condition/Comments | |----------------------------------------------|-----|------|------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | OUTPUT VOLTAGE SETTLING TIME | | 5 | 7.9 | μs | 1/4 to 3/4 scale settling to ±2 LSB | | SLEW RATE | | 1 | | V/µs | | | DIGITAL-TO-ANALOG GLITCH IMPULSE | | 1 | | nV-sec | 1 LSB change around major carry, internal reference, and range = 0 to VREF | | DIGITAL FEEDTHROUGH | | 0.09 | | nV-sec | Internal reference | | CROSSTALK <sup>1</sup> | | | | | | | Digital | | 0.09 | | nV-sec | Internal reference | | Analog | | -0.2 | | nV-sec | Internal reference and range = 0 to VREF | | | | -0.3 | | nV-sec | Internal reference and range = 0 to 2 × VREF | | DAC-to-DAC | | -0.3 | | nV-sec | Internal reference and range = 0 to 2 × VREF | | TOTAL HARMONIC DISTORTION (THD) <sup>2</sup> | | -93 | | dB | At T <sub>A</sub> , bandwidth = 20kHz, V <sub>DD</sub> = 5V, output frequency (f <sub>OUT</sub> ) = 1kHz, internal reference, and range = 0 to 2 × VREF | | OUTPUT NOISE SPECTRAL DENSITY | | 55 | | nV/√Hz | DAC code = midscale, 10kHz, range = 0 to 2 × VREF, and external reference | | | | 96 | | nV/√Hz | DAC code = midscale, 10kHz, range = 0 to 2 × VREF, and internal reference | | OUTPUT NOISE | | 6.6 | | μV p-p | 0.1Hz to 10Hz and range = 0 to VREF | | SIGNAL-TO-NOISE RATIO (SNR) | | 92 | 2 dB At T <sub>A</sub> = 25°C, bandwidth = 20kHz, V <sub>DE</sub> and internal reference | | At $T_A$ = 25°C, bandwidth = 20kHz, $V_{DD}$ = 5V, $f_{OUT}$ = 1kHz, and internal reference | | SPURIOUS-FREE DYNAMIC RANGE (SFDR) | | 84 | | dB | At $T_A$ = 25°C, bandwidth = 20kHz, $V_{DD}$ = 5V, $f_{OUT}$ = 1kHz, and internal reference | | SIGNAL-TO-NOISE-AND-DISTORTION RATIO (SINAD) | | 90 | | dB | At $T_A$ = 25°C, bandwidth = 20kHz, $V_{DD}$ = 5V, $f_{OUT}$ = 1kHz, internal reference, and range = 0 to 2 × VREF | <sup>&</sup>lt;sup>1</sup> See the Terminology section. Measured using internal reference and range = 0 to VREF, unless otherwise noted. analog.com Rev. 0 | 5 of 44 The device includes current limiting that is intended to protect the device during temporary overload conditions. Junction temperature can be exceeded during current limit. Operation above the specified maximum operation junction temperature may impair device reliability. Voltage reference temperature coefficient is calculated as per the box method. See the Terminology section for further information. <sup>&</sup>lt;sup>4</sup> The peak voltage glitch seen on the VOUTn channels when a different channel is monitored through MUX\_OUT\_SELECT(SEL). <sup>&</sup>lt;sup>5</sup> Interface inactive. All channels in Operating Mode 0 with outputs unloaded. <sup>&</sup>lt;sup>6</sup> Interface inactive. All channels in either Operating Mode 1, Operating Mode 2, or Operating Mode 3. <sup>&</sup>lt;sup>2</sup> Digitally generated sine wave (fOUT) at 1kHz. # **TIMING CHARACTERISTICS** All input signals are specified with rise time ( $t_R$ ) = fall time ( $t_F$ ) = 1ns/V (10% to 90% of $V_{DD}$ ) and timed from a voltage level of ( $V_{INL}$ + $V_{INH}$ )/2. VDD = 2.7V to 5.5V, 1.08V $\leq$ IOVDD $\leq$ 1.98V, and VREF = 2.5V. All specifications are $T_J$ = $-40^{\circ}$ C to +125 $^{\circ}$ C, unless otherwise noted. Table 4. SPI Interface Timing Specifications | Parameter | Description | Min | Тур | Max | Unit | |----------------|---------------------------------------------------------|-----------------|-------------------|-----|------| | t <sub>1</sub> | SCLK cycle time | 20 | | | ns | | | | 80 <sup>1</sup> | | | | | 2 | SCLK high time | | t <sub>1</sub> /2 | | ns | | 3 | SCLK low time | | t <sub>1</sub> /2 | | ns | | 4 | SCLK rising edge to CSB falling edge | 10 | | | ns | | 5 | CSB falling edge to SCLK rising edge setup time | 7 | | | ns | | 6 | SCLK rising edge to CSB rising edge | 4 | | | ns | | 7 | CSB rising edge to SCLK rising edge | 6 | | | ns | | 8 | Data hold time | 2 | | | ns | | 9 | Data setup time | 5 | | | ns | | 10 | CSB high time (single, combined, or all channel update) | 10 | | | ns | | 11 | SCLK falling edge to SDO data available | | | 9 | ns | | 12 | SCLK falling edge to SDO data remains valid | | | 10 | ns | | 13 | CSB rising edge to SDO disabled | | | 9 | ns | | 14 | SCLK falling edge to SDO enabled | | | 10 | ns | | 15 | Last SCLK rising edge to VOUT transition start | | 3 | | μs | | 16 | RESETB pulse width | | 2.5 | | μs | | 17 | RESETB falling edge to VOUT transition | | 3 | | μs | | 18 | RESETB rising edge to SPI transaction begin | | 150 | | ns | Only applicable for stream mode functionality. Figure 2. Serial Read and Write Operation analog.com Rev. 0 | 6 of 44 Figure 3. Reset Timing **Table 5. LDAC Timing Specifications** | Parameter | Description | Min | Тур | Max | Unit | |-----------------|------------------------------------------------|-----|-----|-----|------| | t <sub>L1</sub> | LDACB pulse width (For both CSB==1 and CSB==0) | 120 | | | ns | | $t_{L2}$ | LDACB falling edge to SPI DAC update. | 640 | | | ns | | $t_{L3}$ | SPI DAC update to LDACB negative edge. | 640 | | | ns | | $t_{L4}$ | LDACB falling edge to VOUT transition | | 1.3 | | μs | Figure 4. LDAC Timing analog.com Rev. 0 | 7 of 44 # **ABSOLUTE MAXIMUM RATINGS** Table 6. Absolute Maximum Ratings | Table of Aboolate maximum ratingo | | |--------------------------------------------------------|-----------------------| | Parameter | Rating | | VDD to GND | -0.3V to +6.5V | | IOVDD to GND | -0.3V to +2.1V | | VOUTn to GND | -0.3V to VDD + 0.3V | | VREF <sup>1</sup> to GND | -0.3V to VDD + 0.3V | | Digital Input Voltage to GND | -0.3V to IOVDD + 0.3V | | Temperature | | | Operating Junction Temperature Range | -40°C to +125°C | | Storage Temperature Range | -65°C to +150°C | | Absolute Maximum Junction Temperature | 150°C | | Reflow Soldering Peak Temperature, Pb-Free (J-STD-020) | 260°C | <sup>&</sup>lt;sup>1</sup> Configured as the reference input pin. Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. #### THERMAL RESISTANCE Thermal performance is directly linked to printed circuit board (PCB) design and operation environment. Careful attention to PCB thermal design is required. $\theta_{JA}$ is the natural convection junction to ambient thermal resistance measured in a one cubic foot, sealed enclosure. $\theta_{JB}$ is the junction to board thermal resistance. $\theta_{JC}$ is the is the junction to case thermal resistance. $\Psi_{JT}$ is the is the junction to top thermal characterization parameter. $\Psi_{JB}$ is the is the junction to board thermal characterization. Table 7. Thermal Resistance | Package Type | $\theta_{JA}$ | $\theta_{JB}$ | $\theta_{JC}$ | $\Psi_{JT}$ | $\Psi_{JB}$ | Unit | |-----------------------|---------------|---------------|---------------|-------------|-------------|------| | CB-25-11 <sup>1</sup> | 43.71 | 9.64 | 4.75 | 4.42 | 9.64 | °C/W | Simulation values on JEDEC 2S2P board with 4 thermal vias, still air (0m/sec airflow). #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. analog.com Rev. 0 | 8 of 44 # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 5. WLCSP Pin Configuration **Table 8. Pin Function Descriptions** | WLCSP | Mnemonic | Type | Description | |-----------------------|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A1 | MUX_OUT | AO | Analog Multiplexer. The MUX_OUT pin is used to monitor the internal die temperature, output voltages and output current of a selected channel. | | B1, B2, D2 | VDD | S | Power Supply Input. The AD3531/AD3531R operates from 2.7V to 5.5V. Decouple the VDD supply with a 10μF capacitor in parallel with a 0.1μF capacitor to GND. | | C3 | IOVDD | DI | Digital Power Supply. The voltage on the IOVDD pin is specified in Table 2. | | B3, C1, C2,<br>D3, E1 | GND | S | Ground Reference Point for All Circuitry on the Device. | | D1 | VREF | AI/O | Reference Output Voltage. When using the internal reference, this is the reference output pin. The VREF is the reference input by default. | | E5 | SDI | DI | Serial Data Input. Logic Input. Provides data to be written to the device and is clocked into the register on the rising edge of SCLK. | | D5 | CSB | DI | Active Low Control Input. This is the frame synchronization signal for the input data. | | C4 | RESETB | DI | Asynchronous Reset pin. Active-low logic input and falling edge sensitive. See the Hardware Reset section for additional information. | | C5 | SDO | DO | Serial Data Output. Logic output. A readback operation provides data on this output pin as a serial data stream. Data is clocked out on the falling edge of SCLK and is valid on the rising edge of SCLK. | | B5 | SCLK | DI | Serial Clock Input. Data transfers at rates of up to 50MHz for write operation and 25MHz for read operation. | | A5 | LDACB | DI | Asynchronous Load DAC pin. Active low logic input, falling edge sensitive. See the Hardware LDAC section for additional information. | | A4, B4 | VOUT0 | AO | Analog Output Voltage from DAC 0. The output amplifier has rail-to-rail operation. Short pins A4 and B4. | | A2, A3 | VOUT1 | AO | Analog Output Voltage from DAC 1. The output amplifier has rail-to-rail operation. Short pins A2 and B3. | | D4, E4 | VOUT2 | AO | Analog Output Voltage from DAC 2. The output amplifier has rail-to-rail operation. Short pins D4 and E4. | | E2, E3 | VOUT3 | AO | Analog Output Voltage from DAC 3. The output amplifier has rail-to-rail operation. Short pins E2 and E3. | analog.com Rev. 0 | 9 of 44 Figure 6. INL Error vs. Code Figure 7. DNL Error vs. Code Figure 8. TUE vs. Code Figure 9. INL Error vs. Temperature Figure 10. DNL Error vs. Temperature Figure 11. TUE vs. Temperature analog.com Rev. 0 | 10 of 44 Figure 12. INL Error vs. Supply Voltage Figure 13. DNL Error vs. Supply Voltage Figure 14. TUE vs. Supply Voltage Figure 15. Gain Error and Full-Scale Error vs. Temperature Figure 16. Gain Error and Full-Scale Error vs. Supply Voltage Figure 17. Offset Error and Zero-Code Error vs. Temperature analog.com Rev. 0 | 11 of 44 Figure 18. Offset Error and Zero-Code Error vs. Supply Voltage Figure 19. Supply Current (I<sub>DD</sub>) Histogram with Internal Reference Figure 20. Headroom and Footroom (ΔVOUT) vs. Load Current Figure 21. Source and Sink Capability at VDD = 5V Figure 22. Source and Sink Capability at VDD = 3.3V Figure 23. I<sub>DD</sub> vs. Code analog.com Rev. 0 | 12 of 44 Figure 24. I<sub>DD</sub> vs. Temperature Figure 25. I<sub>DD</sub> vs. Supply Voltage Figure 26. Settling Time Figure 27. Settling Time at Various Capacitive Loads Figure 28. Power-On Reset to Tri-State Output Figure 29. Exiting Power-Down to Midscale analog.com Rev. 0 | 13 of 44 Figure 30. Digital-to-Analog Glitch Impulse 5V Figure 31. Digital-to-Analog Glitch Impulse 3.3V Figure 32. Analog Crosstalk 5V Figure 33. Analog Crosstalk 3.3V Figure 34. DAC-to-DAC Crosstalk 5V Figure 35. DAC-to-DAC Crosstalk 3.3V analog.com Rev. 0 | 14 of 44 Figure 36. Digital Feedthrough Figure 37. 0.1Hz to 10Hz Output Noise Figure 38. Noise Spectral Density (NSD) Figure 39. THD at 1kHz Figure 40. Hardware Reset Figure 41. Internal Reference NSD vs. Frequency analog.com Rev. 0 | 15 of 44 Figure 42. VREF vs. Temperature Figure 43. VREF vs. Load Current Figure 44. VREF vs. VDD Figure 45. MUX\_OUT Error vs. Output Current 5V Figure 46. MUX\_OUT Error vs. Output Voltage 5V Figure 47. MUX\_OUT Error vs. Internal Die Temperature analog.com Rev. 0 | 16 of 44 Figure 48. MUX\_OUT to VOUTx Glitch Figure 49. VOUT AC PSRR vs. Frequency Figure 50. MUX\_OUT AC PSRR vs. Frequency Figure 51. MUX\_OUT NSD vs. Frequency Figure 52. MUX\_OUT 0.1Hz to 10Hz (1/f) Noise Figure 53. MUX\_OUT vs. Output Voltage Transient, Rising analog.com Rev. 0 | 17 of 44 Figure 54. MUX OUT vs. Output Voltage Transient, Falling Figure 55. MUX\_OUT Output Current Transient, Rising Figure 56. MUX\_OUT vs. Output Current Transient, Falling Figure 57. Reference Long Term Drift Figure 58. Reference Thermal Hysteresis Figure 59. MUX\_OUT Current Monitoring Frequency Response Across Channels Figure 60. analog.com Rev. 0 | 18 of 44 Figure 61. MUX\_OUT Voltage Monitoring Frequency Response Across Channels analog.com Rev. 0 | 19 of 44 #### **TERMINOLOGY** # **Relative Accuracy or Integral Nonlinearity (INL)** For the DAC, relative accuracy or integral nonlinearity is a measurement of the maximum deviation, in LSBs, from a straight line passing through the endpoints of the DAC transfer function. # **Differential Nonlinearity (DNL)** Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. #### **Offset Error** Offset error is a measure of the difference between $V_{OUT}$ (actual) and $V_{OUT}$ (ideal) expressed in mV in the linear region of the transfer function. Offset error is measured with Code 256 loaded in the DAC register. It can be negative or positive. # **Offset Error Drift** The offset error drift is a measurement of the relative variation of the offset with temperature. It is expressed in ppm/°C. Total offset at a given temperature is calculated as Deviation at $$T = Deviation$$ at $25$ °C + $\frac{TC \times (T - 25) \times V_{RANGE}}{10^6}$ #### Full-Scale and Zero-Scale Error These errors measure the deviation from the ideal value at full scale and zero scale, at 25°C. The error is expressed as % of full-scale range (FSR). #### Full-Scale and Zero-Scale Error Drift These parameters measure the variation of the zero-scale and full-scale voltage as a function of the temperature, relative to the ideal zero-scale and full-scale voltages. They are expressed in ppm/°C. The total deviation over temperature is calculated using the same equation as offset error drift. # DC PSRR and AC PSRR PSRR indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is the ratio of the change in $V_{OUT}$ to a change in the supplies for midscale output of the DAC. For DC PSRR, it is measured in mV/V and VDD is varied by $\pm 10\%$ . While for AC PSRR, it is measured in dB and a $\pm 200$ mV p-p AC sweep signal is injected on VDD. # **Output Voltage Settling Time** Output voltage settling time is the amount of time it takes for the output of a DAC to settle to a specified level for a given step change. # Digital-to-Analog Glitch Impulse Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state. It is normally specified as the area of the glitch in nV × sec and is measured when the digital input code is changed by 1 LSB. # **Digital Feedthrough** Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC, but it is measured when the DAC output is not updated. Digital feedthrough is specified in nV × sec and measured with a full-scale code change on the data bus, which means from all 0s to all 1s and vice versa. # **Output Noise Spectral Density** Noise spectral density is a measurement of the internally generated random noise. Noise is measured at the DAC output when it is loaded with the midscale code and center frequency set to 10kHz. It is measured in $nV/\sqrt{Hz}$ . # Total Harmonic Distortion (THD) THD is the difference between an ideal sine wave and the attenuated version using the DAC. The sine wave is used as the reference for the DAC, and the THD is a measurement of the harmonics present on the DAC output. It is measured in dB. # **Voltage Reference Temperature Coefficient** (TC) Voltage reference TC is a measure of the change in the reference output voltage with a change in temperature. The reference TC is calculated using the box method, which defines the TC as the maximum change in the reference output over a given temperature range expressed in ppm/°C, as shown in the following equation: $$TC = \left(\frac{V_{REF\_MAX} - V_{REF\_MIN}}{V_{REF\_NOM} \times TEMP\_RANGE}\right) \times 10^{6}$$ (1) where: $V_{\text{REF\_MAX}}$ is the maximum reference output measured over the total temperature range. $V_{\text{REF\_MIN}}$ is the minimum reference output measured over the total temperature range. V<sub>REF\_NOM</sub> is the nominal reference output voltage, 2.5V. TEMP\_RANGE is the specified temperature range, −40°C to +125°C. #### **DC Crosstalk** DC crosstalk is the DC change in the output level of one DAC in response to a change in the output of another DAC. It is measured with a full-scale output change on one DAC (or soft power-down and power-up) while monitoring another DAC kept at midscale. It is expressed in $\mu$ V. DC crosstalk due to load current change is a measure of the impact that a change in load current on one DAC has to another DAC kept at midscale. It is expressed in $\mu$ V/mA. analog.com Rev. 0 | 20 of 44 #### **DIGITAL-TO-ANALOG CONVERTER** The AD3531/AD3531R are low power, 4-channel, 16-bit, voltage output DACs that operate on analog supply voltages of 2.7V to 5.5V and digital supply voltages of 1.08V to 1.98V. The AD3531/AD3531R have 5ppm/°C 2.5V on-chip references. The AD3531/AD3531R offer versatile 4-wire serial interfaces compatible with classic SPI. See the Serial Interface section for more details. #### **DAC Channels** The AD3531/AD3531R contain 4 buffered voltage output DAC channels capable of sourcing 100mA and sinking 80mA of current. A simplified block diagram of a DAC channel is shown in Figure 62. The output amplifier generates rail-to-rail voltages on its output, giving an ideal output range of 0 to VREF at OUTPUT\_CONTROL\_0(RANGE) = 0 (VDD > VREF), or 0 to 2 × VREF at OUTPUT\_CONTROL\_0(RANGE) = 1 (VDD > 2 × VREF). The headroom and footroom voltages, which are defined by the output current, should also be taken into consideration when selecting the appropriate output range and $V_{DD}$ . The output slew rate is 1.1V/µs with a typical $\frac{1}{4}$ to $\frac{3}{4}$ settling time of $5\mu s$ while driving a load of $2k\Omega$ in parallel with 200pF to GND. Figure 62. DAC Channel Block Diagram #### **Transfer Function** The conversion of the digital input code to the ideal output voltage is given by the following equation: $$V_{OUTn} = V_{REF} \times \frac{D}{2^N} \times G$$ #### where $V_{OUTn}$ is the output voltage seen at the selected DAC channel n. $V_{REF}$ is the voltage present on the VREF pin, which is an input by default. When the internal reference is turned on, this is equal to 2.5V D is the decimal equivalent of the straight binary code that is loaded into the DAC register (0 to 65535 for the AD3531/AD3531R). N is the DAC resolution in bits. G is the gain of the output amplifier. G = 1 if OUTPUT\_CONTROL\_0(RANGE) = 0 (default), and G = 2 if OUTPUT\_CONTROL\_0(RANGE) = 1. # **Modes of Operation** There are four operating modes for each channel of the AD3531/ AD3531R as listed in Table 9. These operating modes are software programmable via the MODE\_CH\_n[1:0] in the Output Operating Mode 0 Register and the Output Operating Mode 1 Register. Upon power-up or after a power-on reset, Operating Mode 3 is set by default, where the output amplifier is powered down and an effective resistance of $16k\Omega$ can be seen from the VOUTn pin to GND. Table 9. AD3531/AD3531R Operating Modes | Operating Modes | Output State | MODE_CH_n [1] | MODE_CH_n [0] | |-----------------|------------------|---------------|---------------| | 0 | Normal operation | 0 | 0 | | 1 | 500Ω to GND | 0 | 1 | | 2 | 3.85kΩ to GND | 1 | 0 | | 3 | 16kΩ (default) | 1 | 1 | Entering into Mode 1, Mode 2, or Mode 3 will not affect other register settings or the read and write capability of those registers. The input or DAC registers can still be updated but will not reflect on the DAC output pins. #### **VOLTAGE REFERENCE** The AD3531R has an on-chip, buffered, 2.5V, 5ppm/°C reference available at the VREF pin that is capable of sourcing external loads up to +5mA. By default, upon power-up or after a power-on reset, the VREF pin is configured as an input pin, and external reference voltage must be provided. The internal reference can be enabled by setting REFERENCE\_CONTROL\_0(SEL) to 1. See the the Reference Control 0 Register section for more details. #### INTEGRATED MULTIPLEXER The AD3531/AD3531R contain a 15:1 multiplexer that can output a voltage on the MUX\_OUT pin representative of either the output voltage or output current of a chosen channel or the internal die temperature of the device. The monitor point can be set by configuring the SEL bits on the Multiplexer Input Select 0 Register. An invalid write MUX\_OUT\_SELECT(SEL) will be ignored and the MUX\_OUT\_SELECT(SEL) value should not change. The transfer function of the integrated multiplexer when voltage output monitor is selected is given by the equation below. A voltage output of VREF represents the full scale range of the DAC channel being monitored regardless of the OUTPUT\_CONTROL\_0(RANGE) value. For OUTPUT CONTROL 0(RANGE) = 0 $$V_{MEAS} = MUX\_OUT \tag{2}$$ For OUTPUT CONTROL 0(RANGE) = 1 $$V_{MEAS} = MUX\_OUT \times 2 \tag{3}$$ analog.com Rev. 0 | 21 of 44 where V<sub>MEAS</sub> is the measured voltage output of the selected channel. MUX\_OUT is the voltage output on the MUX\_OUT pin in volts. The transfer function when using current output monitor: $$I_{MEAS} = MUX\_OUT \times 80 \, mA/V \tag{4}$$ where I<sub>MEAS</sub> is the measured current at the output of the selected channel. MUX OUT is the voltage output on the MUX OUT pin in volts. The internal die temperature can also be monitored through the MUX\_OUT pin by setting the MUX\_OUT\_SELECT(SEL) to 0x19. The transfer function used to derive the measured temperature with internal reference enabled is given by the following equation: $$T_{MEAS} = \frac{MUX\_OUT - 0.44}{0.0016V/^{\circ}C}$$ (5) where $T_{MEAS}$ is the measured internal die temperature in °C. MUX OUT is the voltage at the MUX OUT pin in volts. The integrated multiplexer has a buffered output capable of providing of ±5mA current. The errors of monitoring the VOUTn and IOUTn, where n is the channel number, are typically ±5mV and ±2mA, respectively. #### DAC CORE FUNCTIONS Each DAC channel has its own Input Register and DAC Register, as shown in Figure 62. Both registers are accessible through the serial interface. The DAC register stores digital code equivalent to the DAC output voltage while the input register acts as a temporary staging register before being passed on the DAC Register. With the LDAC function, one or more DAC registers could be updated in parallel with the data held in the input register. The DAC registers can be written to directly, in which case the corresponding output updates immediately without the need for a hardware or software LDAC. Directly writing to the DAC register does not affect the data stored in the input register. Writing to the MULTI\_INPUT\_CH register allows one or more input registers to be updated in a single write operation. The MULTI\_IN-PUT\_SEL\_0 register determines which input register will be updated with the data written to the multiple input register. See the Multiple Input Select 0 Register section for additional information. Similarly, writing to the MULTI\_DAC\_CH register allows one or more DAC registers to be updated in a single write operation. MULTI\_DAC\_INPUT\_SEL\_0 determines which DAC register will be updated with the data written to the multiple DAC register. See the Multiple DAC Select 0 Register section for more information. To ensure that the DAC update is successful, DAC register updates should only occur once every 640ns. Refer to $t_{L2}$ and $t_{L3}$ from Table 5. An error flag will also be asserted when a DAC update write is unsuccessful which can be check by reading the UPDATE\_ERR bit on the Status Control Register. #### **LDAC Function** The LDAC function is used to initiate the transfer of the contents of select input registers to the corresponding DAC registers, thereby updating one or more VOUT pins at the same time. The LDAC function can be executed by hardware through the LDACB pin or by software through SW\_LDAC\_TRIG\_0 registers. Both hardware and software LDAC perform the same function. # **Hardware LDAC** The AD3531/AD3531R has an active low LDACB pin that is falling edge sensitive. If the LDACB signal is brought low, the selected input register contents are transferred to corresponding DAC register. If LDACB is held low when writing to the device, the input registers appear transparent, and when an input register is written to, the DAC register is updated with the contents of the input register at the same time. When LDACB is held high, DAC codes can be written to any input registers without affecting the DAC output. Refer to Figure 4. The Hardware LDAC Enable 0 Register is used to determine the DAC channels to be updated from the corresponding input registers when LDACB is active or asserted. By default, all DAC channels are selected and the HLD\_EN\_CH\_n bitfields contain a 1. A 0 set on a HLD\_EN\_CH\_n bitfield disables the hardware LDAC feature for the target DAC channel. #### **Software LDAC** The software LDAC function is synonymous to an LDACB falling edge. It provides a way to initiate a transfer of content between selected input registers to DAC registers through the serial interface via writing 1 to the SW\_LDAC\_TRIG\_0 bit on either of the Software LDAC Trigger 0 Register (Register Address = 0xDD)or Software LDAC Trigger 0 Register (Register Address = 0xE1). The Software LDAC Enable 0 Register is used to determine the DAC channels to be updated from the corresponding input registers when a software LDAC is performed. By default, all DAC channels are selected and the SW\_LDAC\_EN\_0 bitfields contain a 1. A 0 set in a SW\_LDAC\_EN\_0 bitfield disables the software LDAC feature for the target DAC channel. #### **POWER-ON RESET** On power-up the input and DAC data registers of every DAC channel are loaded with a zero code. Meanwhile, the POR circuit ensures that the DAC output amplifiers are powered down (see Mode 3 in the Modes of Operation section) until the output operating mode for the channel is changed. All registers are reset to their default values. analog.com Rev. 0 | 22 of 44 #### **Hardware Reset** RESETB is an active low signal that is falling edge sensitive. Asserting RESETB sets the device into the POR state. While RESETB is asserted, all SPI transactions and LDACB pulses are ignored, and the SDO output is in a high-Z state. When RESETB is deasserted, the digital core initialization is performed and all DAC registers are reset to their default values. The digital core must finish the initialization procedure for around 150ns before any SPI transactions are performed. # **Software Reset** The devices can also be reset using the serial interface by setting the SW\_RESET bit and RESET\_SW bit in the INTERFACE\_CONFIG\_A register. Both bit fields must be written at the same data phase to trigger a successful software reset. After the software reset transaction, the POR sequence and digital core initialization are performed, and all DAC registers are reset to the default values except for the INTERFACE\_CONFIG\_A register. Succeeding SPI transactions cannot be started until after around 150ns have passed after the last SCLK on the soft reset transaction. See the Timing Characteristics section for additional information. #### **SERIAL INTERFACE** The AD3531/AD3531R uses a 4-wire serial interface (CSB, SCLK, SDI, and SDO) that is compatible with classic SPI, QSPI, and MICROWIRE interface standards, as well as most digital signal processors (DSPs). See Figure 2 for a timing diagram of a typical write sequence. Data is sampled by the AD3531/AD3531R on the positive edge of the clock. This corresponds to either SPI Mode 0 or Mode 3. The 15-bit addressing is enabled by default and, by configuring the SHORT\_INSTRUCTION bit on the Interface Configuration B Register, has an option for 7-bit addressing for memory locations below 0x80. Figure 64. Classic SPI Read # **SPI Frame Synchronization** The CSB pin frames data during a SPI transaction. A falling edge on the CSB enables the digital interface and initiates an SPI transaction. Each SPI transaction consists of at least one instruction phase and one data phase. For all SPI transactions, data is aligned MSB first. Deasserting the CSB during a SPI transaction terminates part or all of the data transfer and disables the digital interface. If the CSB is deasserted (returned high) after one or more registers are written, completed registers are written or read, but any partially written register is aborted. Figure 63 and Figure 64 show detailed timing diagrams for performing register reads and writes via the SPI interface. #### Instruction Phase Every SPI frame starts with the instruction phase. The instruction phase immediately follows the falling edge of the CSB that initiates the SPI transaction. The instruction phase consists of a read/write bit ( $R/\overline{W}$ ) followed by a register address word. Setting $R/\overline{W}$ low initiates a write instruction, whereas setting $R/\overline{W}$ high initiates a read instruction. The register address word specifies the address of the register to be accessed. The register address word is 15-bit in length by default. If required, enable 7-bit addressing with the SHORT\_INSTRUCTION bit on INTERFACE\_CONFIG\_B register. See the Interface Configuration B Register section for additional information. # **Data Phase** The data phase immediately follows the instruction phase (as shown in Figure 65 and Figure 66. The data phase can include the data for a single-byte register, a multibyte register, or multiple registers. If the data phase of a SPI write transaction does not include the entire byte of data for the register being updated, the contents of the register are not updated, and INTERFACE\_STA-TUS A(CLOCK COUNT ERR) is set. # **Multibyte Registers** Besides the 1-byte registers, the AD3531/AD3531R also contain registers with two bytes of data stored in adjacent addresses that are referred to as multibyte registers. When writing to a multibyte register, all bytes must be accessed in a single SPI transaction. For this reason, the INTERFACE\_CONFIG\_C(STRICT\_REGISTER\_ACCESS) is read only and set to 1. A write transaction to a multibyte register takes effect after the 16th SCLK edge of the data phase. The address of a multibyte register always depends on IN-TERFACE\_CONFIG\_A(ADDR\_ASCENSION). With addresses descending, the first byte accessed in the data phase must be the most significant byte of the multibyte register, and each subsequent byte corresponds to the data in the next lowest address. With addresses ascending, the first byte accessed in the data phase must be the least significant byte of the multibyte register, and each subsequent byte corresponds to the data in the next highest address. analog.com Rev. 0 | 23 of 44 For example, the DAC\_CH0 register is two bytes long, and the addresses of its least significant byte and most significant byte are 0xD2 and 0xD3, respectively. Figure 65 and Figure 66 show read transactions of this register for address ascending and descending mode, respectively. Address direction is selected with INTERFACE\_CON-FIG\_A(ADDR\_ASCENSION). If this bit is set to 0, the address decrements after each byte is accessed. If this bit is set to 1, the address increments after each byte is accessed. If a SPI write transaction to a multibyte register is attempted on a per byte basis, the register contents are not updated on the device, and INTERFACE\_STATUS\_A(REGISTER\_PARTIAL\_ACCESS\_ERR) is set. This device contains the following multibyte registers: DAC\_CHn, Input CHn, MULTI DAC CH, and MULTI INPUT CH. Figure 65. Multibyte Read in Ascending Mode Figure 66. Multibyte Read in Descending Mode # Single Instruction Mode When INTERFACE\_CONFIG\_B(SINGLE\_INST) is set to 1, streaming mode is disabled, and single instruction mode is enabled. In single instruction mode, the data phase consists of data for a single register, and each data phase must be followed by a new instruction phase (even if CSB remains low). Single instruction mode allows the digital host to quickly read from and write to registers with nonadjacent addresses in a single SPI frame (see Figure 67), whereas streaming mode only allows either reading or writing to contiguous registers without pulsing CSB high to initiate a new instruction phase. Figure 67. Single Instruction Mode When accessing multibyte registers in single instruction mode, data phase should include all 2 bytes or 16 SCLK cycles, and the register address order is dependent on INTERFACE\_CONFIG A(ADDR ASCENSION). # **Streaming Mode** When the INTERFACE\_CONFIG\_B(SINGLE\_INST) bit is set to 0, single instruction mode is disabled, and streaming mode is enabled. In streaming mode, multiple registers with adjacent addresses can be accessed with a single instruction phase and data phase, allowing efficient access of contiguous regions of memory (for example, during initial device configuration). The streaming mode is selected by default. When in streaming mode, each SPI frame consists of a single instruction phase and the following data phase contains data for multiple registers with adjacent addresses. A starting register address is specified by the digital host in the instruction phase, and this address is automatically incremented or decremented (based on the address direction setting) after each byte of data is accessed. Therefore, the data phase can be multiple bytes long, and each consecutive byte of read or write data corresponds to the next highest or lowest register address (for ascending and descending address direction, respectively). When writing to a multibyte register in streaming mode with address ascending, the LSB of the register must be addressed in the instruction phase and data must be provided starting from the LSB in the data phase. When writing to a multibyte register in streaming mode with the address descending, the user must start addressing the most significant byte of the register in the instruction phase and provide data starting from the most significant byte in the data phase. When reading from a multibyte register in streaming mode with address descending, read back the data starting from the MSB. When reading from a multibyte register in streaming mode with address ascending, read back data starting from the LSB. Figure 68. Streaming Mode SPI transfer The STREAM\_MODE register can be used to specify a set of consecutive registers to loop through in the data phase. Looping allows the digital host to repeatedly read from or write to a set of registers as efficiently as possible. If the address direction is set to descending, the address decrements until it reaches Address 0x00. On the subsequent byte access, the address is set to the highest valued byte address available (0xF9). If address direction is set to ascending, the address increments until it reaches the highest valued byte address available (0xF9). On the subsequent byte access, the address is reset to 0x00. If STREAM\_MODE is set to a value other than 0, looping is enabled, and the value in STREAM\_MODE sets the number of bytes to analog.com Rev. 0 | 24 of 44 be accessed in a single data phase before the byte address resets to the one specified in the instruction phase. The value of the STREAM\_MODE(LOOP\_COUNT) register can be kept or returned to the default value of 0 when the frame transaction is completed, that is, the CSB is brought high. The STREAM\_MODE register behavior is controlled by TRANSFER CONFIG(KEEP STREAM LENTH VAL). Figure 69. Looping Enabled with LOOP COUNT = 2 When using STREAM\_MODE, be aware of the DAC update timings mentioned in DAC Core Functions. #### **CRC ERROR DETECTION** The AD3531/AD3531R DACs feature optical cyclic redundancy checks (CRCs) to provide error detection for SPI transactions between the digital host and the DAC (target). The CRC error detection is disabled by default. The CRC error detection allows the SPI host and targets to detect bit transfer errors with significant reliability. The CRC algorithm involves using a seed value and polynomial division to generate a CRC code. The controller and target both calculate the CRC code independently to determine the validity of transferred data. This DAC uses the CRC-8 standard with the following polynomial: $$x^8 + x^2 + x + 1$$ (6) CRC error detection is enabled with the CRC\_EN and CRC\_EN\_B bits in the INTERFACE\_CONFIG\_C register. The value of CRC\_EN is only updated if CRC\_EN\_B is set to the CRC\_EN inverted value in the same register write instruction. Therefore, to enable the CRC, the CRC\_EN must therefore be set to 0b01 while CRC\_EN\_B is set to 0b10 in the same write transaction. To disable the CRC, the CRC\_EN must be set to 0b00 and the CRC\_EN B is set to 0b11 in the same write transaction. Writing inverted values to two separate fields reduces the chances of CRC being enabled in error. The CSB must be brought high at the end of the enable/disable write. The first CRC code must be included after the register write/read data, immediately following the register write transaction enabling the CRC. A register write transaction that disables the CRC must still include the CRC code on SDI, but the following transaction does not require the CRC code. Figure 70 and Figure 71 show how a CRC code is appended to the write or read, respectively, for the digital host or DAC to validate the data. For register writes, the digital host must generate the CRC using the calculation described in Equation 6. For register reads, the host must also send the correct CRC byte that is checked by the DAC. The first byte of data sent contributes to the CRC calculation. Therefore, a value of 0x00 is recommended. In the same read transaction, the DAC provides the CRC code for the digital host to verify. When accessing multibyte registers with the CRC error detection enabled, the CRC code is placed after all bytes of register data. When the CRC error detection is enabled, the DAC does not update its register contents in response to a register write transaction unless it receives a valid CRC code at the end of the register data on the SDI. If the CRC code is invalid, or the digital host fails to transmit the CRC code, the AD3531/AD3531R do not update the register contents, and the CRC\_ERR flag in the INTERFACE\_STATUS\_A register is set. The CRC\_ERR flag is write-1-to-clear (W1C) and the correct CRC is required for the write to clear to take effect. Table 14 shows the seed value used in the CRC code calculation and how it is transmitted for both single instruction mode and streaming mode. When using single instruction mode, every CRC code in a SPI frame uses 0xA5 as the seed value to prevent stuck at fault conditions for Address 0x0000. When using the streaming mode, the first CRC code in a SPI frame also uses 0xA5 as the seed value, but subsequent CRC codes in the same frame are calculated using the LSB of the register address being accessed in the SPI transaction as the seed value. Figure 70. SPI Write with CRC Enabled Figure 71. SPI Read with CRC Enabled analog.com Rev. 0 | 25 of 44 #### POWER SUPPLY RECOMMENDATIONS The AD3531/AD3531R does not have any restrictions for power supply sequencing. The outputs are maintained at POR state with a known pull-down resistance until proper register configurations are set. The AD3531/AD3531R must have an ample supply bypassing of $10\mu F$ in parallel with $0.1\mu F$ on each supply, located as close to the package as possible (ideally directly against the device). The VREF pin, on the other hand, has a maximum capacitive load of 0.5nF as stated in Table 2. The $10\mu F$ capacitors are the tantalum bead type. The $0.1\mu F$ and 0.5nF capacitors must have low effective series resistance (ESR) and low effective series inductance (ESL). Common ceramic capacitors provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching. # **LAYOUT GUIDELINES** The pin configuration of the AD3531/AD3531R is arranged in a way that facilitates optimal layout, an example of which is shown in Figure 72. Most digital high speed lines are located on one side of the chip, with the analog functions of each DAC symmetrically distributed along the other three sides. This arrangement allows routing of the digital lines straight away from the analog functions. Figure 72. Evaluation Board Layout The following are some PCB design recommendation to obtain the best performance for the AD3531/AD3531R: - ▶ Ensure that the power supply line has as large a trace as possible to provide a low impedance path and reduce glitch effects on the supply line. - ➤ A low impedance analog ground plane and star grounding techniques are recommended. It is advised to keep the ground layer continuous to minimize ground resistance. - ▶ Shield clocks and other fast switching digital signals from other parts of the board by using a digital ground. - ▶ Avoid crossover of digital and analog signals if possible. When traces cross on opposite sides of the board, ensure that they run at 45° or 90° angles to each other to reduce feedthrough effects through the board. - ▶ For clock rates around the device maximum of 50MHz, it is advised to add series resistors near the source I/O pins. Values from $22\Omega$ to $100\Omega$ are commonly used and would help improve signal integrity by reducing ringing and reflections caused by the fast signal transitions. #### DAC UPDATE There are multiple ways of updating the DAC\_CHn registers, hence VOUTn, Figure 73 shows a flow chart of options to update DAC\_CHn registers considering several factors such as single vs. multiple channel updates, similar vs. unique data, and the mode of LDAC. analog.com Rev. 0 | 26 of 44 Figure 73. DAC Update Flowchart # Option 1 (Immediate Update, Unique Data, No LDAC, and Single and Multiple Channels) Option 1 allows the immediate update of the DAC\_CHn registers after writing the whole 16-bit data. An LDAC is not required. Option 1 is applicable to both single channel and multiple channel updates in single instruction or stream modes. Figure 74. Option 1 Example: Write to DAC\_CH0 Register; Single Instruction Mode and Address Descending A single instruction is sent with the descending mode selected. The higher address of the multibyte register is called on the instruction phase (0xD4, DAC\_CH0 register, followed by two 8-bit data) that updates the output immediately after the last SCLK. # Option 2 (Controlled Update, Unique Data, Hardware LDAC, and Single and Multiple Channels Option 2 allows controlled update timing of the DAC\_CHn registers from the INPUT CHn registers through a hardware LDAC. Applicable to both single channel and multiple channel updates in single instruction or stream modes. analog.com Rev. 0 | 27 of 44 Figure 75. Option 2 Example: Write to Input\_Ch7 to Input\_Ch0 Registers; Hardware LDAC Enabled; Stream Mode and Address Descending A single instruction is sent to write to the HW\_LDAC\_EN\_0 register, enabling hardware LDAC for the selected channels. Then, a stream mode is initiated, in default descending mode, writing to the INPUT\_CH7 first up to INPUT\_CH0. The LDACB is asserted at the end of the stream updating the DAC registers and the DAC output (if the correct LDACB timing is observed). # Option 3 (Controlled Update, Unique Data, Software LDAC, and Single and Multiple Channels) Option 3 allows controlled update timing of the DAC\_CHn registers from the INPUT CHn registers through the software LDAC. This option is applicable to both single channel and multiple channel updates in single instruction and stream modes. Figure 76. Option 3 Example: Write to INPUT\_CH7 and INPUT\_CH6 Registers, with a software LDAC, Stream Mode and Address Descending Similar to Option 2, except, a software LDAC function is used instead of a hardware LDAC. The SW\_LDAC\_EN\_0 register determines which channel gets affected by a software LDAC command. The DAC registers and DAC outputs are updated with the input data written after the last SCLK of the SW LDAC command. # Option 4 (Immediate Update, Same Data, No LDAC, and Multiple Channels) Option 4 allows the immediate and simultaneous update of multiple DAC\_CHn registers identified by MUL-TI\_DAC\_SEL\_0(MD\_SEL\_CH\_n) bitfields with the same data. Data is contained in MULTI\_DAC\_CH register and update is initiated after writing the whole 16-bit data. An LDAC is not required. Option 4 is ideal for multiple channel updates in both single instruction and stream mode. Figure 77. Option 4 Example: Write to MULTI\_DAC\_CHn Register, Stream Mode (Loop) and Address Descending A write instruction is sent to Multi\_DAC\_Sel\_0 register, enabling multi DAC function for the selected channels. With stream mode descending enabled, the next commands are the data for the adjacent multi-byte register 0xE3 (and 0xE2) MULTI\_DAC\_CH. Assuming that STREAM\_MODE(LOOP\_COUNT) is set to 0x3, the succeeding data stream loops back to the start address, 0xE4, and repeats the process, until CSB is deasserted. # Option 5 (Controlled Update, Same Data, Hardware LDAC, and Multiple Channels) Option 5 allows controlled update timing of multiple DAC\_CHn registers identified by MULTI\_INPUT\_SEL\_0(MI\_SEL\_CH\_n) and HW\_LDAC\_EN\_0(HLD\_EN\_CH\_n) bitfields with the same data. Data is contained in MULTI\_INPUT\_CH register and update is initiated by providing a valid LDACB pulse. Option 5 is ideal for multiple channel updates in both single instruction and stream modes. Figure 78. Option 5 Example: Write to MULTI\_INPUT\_CH Register with a Hardware LDAC, Stream Mode (Loop) and Address Ascending Option 5 is similar to Option 2 except this option makes use of the MULTI\_INPUT\_SEL\_0 and MULTI\_INPUT\_CH registers to select and update the input registers of multiple DAC channels. The LDACB is asserted after each loop ends, updating the DAC registers and the DAC outputs (when correct LDAC is observed). analog.com Rev. 0 | 28 of 44 # Option 6 (Controlled Update, Same Data, Software LDAC, and Multiple Channel) Option 6 allows immediate and simultaneous update of multiple DAC\_CHn registers identified by MULTI\_INPUT\_SEL\_0(MI\_SEL\_CH\_n) and SW\_LDAC\_EN\_0(SLD\_EN\_CH\_n) bitfields with the same data. Data is contained in MULTI\_INPUT\_CH register and is initiated through the software LDAC. Option 6 is ideal for multiple channel updates in both single instruction and stream modes. Figure 79. Option 6 Example: Write to Multi\_Input\_Ch Register with a Software LDAC, Stream Mode (Loop) and Address Ascending Option 6 is the same as Option 5, except a software LDAC function is used instead of a hardware LDAC function. The SW\_LDAC\_EN\_0 register determines which channel is affected by a software LDAC command. #### **HEADROOM AND FOOTROOM** Headroom and footroom refers to the voltage difference between the supply voltage and the intended output voltage of the DAC for a specified output load current. If the supply voltage headroom or footroom is insufficient, the pass element of the integrated output amplifier of the DAC acts like a resistor instead of an ideal switch. This causes the output voltage to drop as the load current increases. The AD3531/AD3531R has a very low typical headroom requirement of 25mV/20mA and 50mV/20mA for footroom. The typical performance is shown in Figure 20. The voltage drop is generally linear in nature, hence, can be calculated by multiplying the load current by the headroom/footroom specification. For example, we have a 5V supply and a 5V setting at the output of the DAC. If the DAC starts sourcing current of 30mA to a load, the DAC output voltage would be around 4.963V. For a footroom example, a DAC output that is sinking 30mA of current would result to an output voltage that is 75mV above ground potential. analog.com Rev. 0 | 29 of 44 # **REGISTER SUMMARY** Table 10. AD3531/AD3531R Register Summary | Reg | Name | Bits | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset | RW | |---------------------------|-----------------------------|-----------------|-------------------|----------|--------------------------------|---------------------|---------------------------|--------------------------------|-----------------------------------------|----------------------|--------------|-------| | 0x00 | INTERFACE_CO<br>NFIG_A | [7:0] | SW_RESET | RESERVED | ADDR_ASC<br>ENSION | SDO_ENAB<br>LE | | RESERVED | | RESET_SW | 0x10 | R/W | | 0x01 | INTERFACE_CO<br>NFIG_B | [7:0] | SINGLE_IN<br>ST | | RESERVED | | SHORT_INS<br>TRUCTION | | RESERVED | _ | 0x00 | R/W | | 0x02 | DEVICE_CONFI | [7:0] | | | DESE | RVED | | | ODEDATIA | IG_MODES | 0x00 | R/W | | 0x02<br>0x03 | CHIP_TYPE | [7:0] | | DESE | RVED | .1(VLD | | CHID | TYPE | IG_INIODE3 | 0x08 | R | | 0x03<br>0x04 | | [7:0] | | NESE | INVED | DDODLIG | T ID(7:01 | CHIF_ | _!![⊑ | | 0x00 | R | | 0x04<br>0x05 | PRODUCT ID H | | | | | | CT_ID[7:0]<br>:T ID[15:8] | | | | 0x00 | R | | 0x05<br>0x06 | PRODUCT_ID_H CHIP_GRADE | [7:0]<br>[7:0] | | CD | ADE | PRODUC | 1_ID[13.0] | Dovice F | REVISION | | 0x00 | R | | 0x00<br>0x0A | SCRATCH_PAD | | | GN | ADE | CCDATC | <br> \/\\ | Device_i | VENIOION | | 0x00 | R/W | | | - | [7:0] | CDI | TVDF | | SCRAIC | H_VALUE | nian | | | 1 1 1 | | | 0x0B | SPI_REVISION | [7:0] | 371_ | TYPE | | \/ID | | sion | | | 0x84 | R | | 0x0C | VENDOR_L | [7:0] | | | | | [7:0] | | | | 0x56 | R | | 0x0D | VENDOR_H | [7:0] | | | | | [15:8] | | | | 0x04 | R | | 0x0E<br>0x0F | TRANSFER_CO<br>NFIG | [7:0]<br>[7:0] | | | RESERVED | LOOP_ | COUNT | KEEP_STR<br>EAM_LENG<br>TH_VAL | RESE | RVED | 0x00<br>0x00 | R/W | | 0x10 | INTERFACE_CO<br>NFIG C | [7:0] | CRC E | NABLE | STRICT_RE<br>GISTER_AC<br>CESS | RESERVED | | ERFACE_MO | CRC E | NABLEB | 0x23 | R/W | | 0x11 | INTERFACE_ST<br>ATUS_A | [7:0] | NOT_READ<br>Y_ERR | RESE | RVED | CLOCK_CO<br>UNT_ERR | CRC_ERR | RESERVED | REGISTER_<br>PARTIAL_A<br>CCESS_ER<br>R | RESERVED | 0x00 | R/W | | 0x20 | OUTPUT_OPER<br>ATING_MODE_0 | [7:0] | MODE | _CH_3 | MODE | :_CH_2 | MODE | :_CH_1 | MODE | :_CH_0 | 0xFF | R/W | | 0x2A | OUTPUT_CONT<br>ROL_0 | [7:0] | | | RESERVED | | | RANGE | RESE | RVED | 0x00 | R/W | | 0x3C | ReferENce_CON<br>TROL_0 | [7:0] | | | | RESERVED | | | | SEL | 0x00 | R/W | | 0x93 | Mux_OUT_SELE<br>CT_0 | [7:0] | | RESERVED | | | | SEL | | | 0x00 | R/W | | 0xC2 | STATUS_CONTR<br>OL | [7:0] | | RESE | ERVED | | UPDATE_E<br>RR | RESET_WA<br>RNING | INTERFACE<br>_ERR | DEVICE_N<br>OT_READY | 0x04 | R/W | | 0xD0 | HW_LDAC_EN_0 | [7:0] | | RESE | RVED | | HLD_EN_C<br>H_3 | HLD_EN_C<br>H_2 | HLD_EN_C<br>H_1 | HLD_EN_C<br>H_0 | 0xFF | R/W | | 0xD1 | SW_LDAC_EN_0 | [7:0] | | RESE | RVED | | SLD_EN_C<br>H_3 | SLD_EN_C<br>H_2 | SLD_EN_C<br>H_1 | SLD_EN_C<br>H_0 | 0xFF | R/W | | 0xD3<br>TO<br>0xD9 | DAC_CHn | [15:8]<br>[7:0] | | | | | AL[15:8]<br>/AL[7:0] | | | | 0x0000 | R/W | | by 2 <sup>1</sup><br>0xDB | MULTI_DAC_CH | [15:8] | | | | | C_VAL[15:8] | | | | 0x0000 | R/W | | 1 | octi_bAo_off | [7:0] | | | | MULTI_DA | .C_VAL[7:0] | | | | 0,0000 | 1444 | | 0xDC | MULTI_DAC_SE<br>L_0 | [7:0] | | RESE | RVED | | MD_SEL_C<br>H_3 | MD_SEL_C<br>H_2 | MD_SEL_C<br>H_1 | MD_SEL_C<br>H_0 | 0xFF | R/W | | 0xDD | SW_LDAC_TRIG | [7:0] | SLD_TRIG_<br>0 | | | | RESERVED | | | | 0x00 | R/W | | 0xDF | MULTI_INPUT_C | [15:8] | | | | MULTI_INPL | JT_VAL[15:8] | | | | 0x0000 | R/W | | 1 | H | [7:0] | | | | MULTI_INP | UT_VAL[7:0] | | | | 0,0000 | 17/1/ | analog.com Rev. 0 | 30 of 44 # **REGISTER SUMMARY** # Table 10. AD3531/AD3531R Register Summary (Continued) | Reg | Name | Bits | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset | RW | |---------------------------------|-----------------------|--------|----------------|-------|----------|---------|-----------------|-----------------|-----------------|-----------------|--------|-----| | 0xE0 | MULTI_INPUT_S<br>EL_0 | [7:0] | | I | RESERVED | | MI_SEL_CH<br>_3 | MI_SEL_CH<br>_2 | MI_SEL_CH<br>_1 | MI_SEL_CH<br>_0 | 0xFF | R/W | | 0xE1 | SW_LDAC_TRIG<br>_0 | [7:0] | SLD_TRIG_<br>0 | | | | RESERVED | | | | 0x00 | R/W | | 0xE3 | | [15:8] | | | | INPUT_\ | /AL[15:8] | | | | | | | to<br>0xE9<br>by 2 <sup>1</sup> | INPUT_CHn | [7:0] | | | | INPUT_ | VAL[7:0] | | | | 0x0000 | R/W | <sup>&</sup>lt;sup>1</sup> See for Multibyte Registers more details analog.com Rev. 0 | 31 of 44 # INTERFACE CONFIGURATION A REGISTER Address: 0x00, Reset: 0x10, Name: INTERFACE\_CONFIG\_A **INTERFACE Configuration Settings** Table 11. Bit Descriptions for INTERFACE\_CONFIG\_A | Bits | Bit Name | Description | Reset | Acces | |------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------| | 7 | SW_RESET | First of Two of SW_RESET Bits. This bit appears in two locations in this register. Both locations must be written at the same time to trigger a software reset of the part. All registers except for this register are reset to their default values. | 0x0 | R/W | | 3 | RESERVED | Reserved. | 0x0 | R | | 1 | ADDR_ASCENSION | Determines Sequential Addressing Behavior. | 0x0 | R/W | | | | 0: Address is Decremented by One When Streaming. | | | | | | 1: Address is Incremented by One When Streaming. | | | | | SDO_ENABLE | SDO Pin Enable. 0: SDO pin disabled 1: SDO pin enabled | 0x1 | R/W | | 3:1] | RESERVED | Reserved. | 0x0 | R | | 0 | RESET_SW | Second of Two of SW_RESET Bits. This bit appears in two locations in this register. Both locations must be written at the same time to trigger a software reset of the part. All registers except for this register are reset to their default values. | 0x0 | R/W | # INTERFACE CONFIGURATION B REGISTER Address: 0x01, Reset: 0x00, Name: INTERFACE CONFIG B Additional INTERFACE Configuration Settings Table 12. Bit Descriptions for INTERFACE CONFIG B | Bits | Bit Name | Description | Reset | Access | |-------|-------------------|--------------------------------------------------------------------------------------------------------|-------|--------| | 7 | SINGLE_INST | Select Streaming or Single Instruction Mode. | 0x0 | R/W | | | | 0: Streaming Mode is Enabled. The address increments/decrements as successive data bytes are received. | | | | | | 1: Single Instruction Mode is Enabled. | | | | [6:4] | RESERVED | Reserved. | 0x0 | R | | 3 | SHORT_INSTRUCTION | Set the Instruction Phase Address to 7 or 15-bits. | 0x0 | R/W | | | | 0: 15-bit Addressing. | | | | | | 1: 7-bit Addressing. | | | | [2:0] | RESERVED | Reserved. | 0x0 | R | # **DEVICE CONFIGURATION REGISTER** Address: 0x02, Reset: 0x00, Name: DEVICE\_CONFIG analog.com Rev. 0 | 32 of 44 Table 13. Bit Descriptions for DEVICE\_CONFIG | Bits | Bit Name | Description | Reset | Access | |-------|-----------------|----------------------------|-------|--------| | [7:2] | RESERVED | Reserved. | 0x0 | R | | [1:0] | OPERATING_MODES | Operating mode. Read only. | 0x0 | R | | | | 00: Normal Operating Mode. | | | | | | 11: Low Power Mode. | | | #### **CHIP TYPE REGISTER** Address: 0x03, Reset: 0x08, Name: CHIP TYPE The chip type is used to identify the family of ADI devices a given device belongs to. It should be used in conjunction with the product ID to uniquely identify a given product. Table 14. Bit Descriptions for CHIP\_TYPE | Bits | Bit Name | Description | Reset | Access | |-------|-----------|----------------|-------|--------| | [7:4] | RESERVED | Reserved. | 0x0 | R | | [3:0] | CHIP_TYPE | Precision DAC. | 0x8 | R | # PRODUCT ID LOW REGISTER Address: 0x04, Reset: 0x01, Name: PRODUCT ID L Low byte of the product ID Table 15. Bit Descriptions for PRODUCT ID L | Bits | Bit Name | Description | Reset | Access | |-------|-----------------|---------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:0] | PRODUCT_ID[7:0] | This is Device Chip Type/Family. The product ID should be used in conjunction with Chip Type to identify a product. | 0x1 | R | # PRODUCT ID HIGH REGISTER Address: 0x05, Reset: 0x00, Name: PRODUCT ID H High byte of the product ID analog.com Rev. 0 | 33 of 44 # Table 16. Bit Descriptions for PRODUCT\_ID\_H | Bits | Bit Name | Description | Reset | Access | |-------|------------------|-----------------------------------------------------------------------------------------------------------------|-------|--------| | [7:0] | PRODUCT_ID[15:8] | Device Chip Type/Family. The product ID should be used in conjunction with the chip type to identify a product. | 0x0 | R | # **CHIP GRADE REGISTER** Address: 0x06, Reset: 0x01, Name: CHIP\_GRADE Identifies product variations and device revisions Table 17. Bit Descriptions for CHIP\_GRADE | Bits | Bit Name | Description | Reset | Access | |-------|-----------------|---------------------------|-------|--------| | [7:4] | GRADE | Device Performance Grade. | 0x0 | R | | [3:0] | DEVICE_REVISION | Device Hardware Revision. | 0x1 | R | # **SCRATCH PAD REGISTER** Address: 0x0A, Reset: 0x00, Name: SCRATCH\_PAD This may be used to test writes and reads Table 18. Bit Descriptions for SCRATCH\_PAD | Bits | Bit Name | Description | Reset | Access | |-------|---------------|---------------------------------------------------------------------------------------------------------|-------|--------| | [7:0] | SCRATCH_VALUE | Software Scratchpad. Software can write to and read from this location without any device side effects. | 0x0 | R/W | # **SPI REVISION REGISTER** Address: 0x0B, Reset: 0x84, Name: SPI REVISION Indicates the SPI interface revision Table 19. Bit Descriptions for SPI\_REVISION | Bits | Bit Name | Description | Reset | Access | |-------|----------|----------------------|-------|--------| | [7:6] | SPI_TYPE | Always Reads as 0x2. | 0x2 | R | | [5:0] | VERSION | SPI Version. | 0x4 | R | # **VENDOR ID LOW REGISTER** Address: 0x0C, Reset: 0x56, Name: VENDOR\_L Low byte of the vendor ID analog.com Rev. 0 | 34 of 44 Table 20. Bit Descriptions for VENDOR\_L | Bits | Bit Name | Description | Reset | Access | |-------|----------|---------------------------|-------|--------| | [7:0] | VID[7:0] | Analog Devices Vendor ID. | 0x56 | R | # **VENDOR ID HIGH REGISTER** Address: 0x0D, Reset: 0x04, Name: VENDOR\_H High byte of the vendor ID Table 21. Bit Descriptions for VENDOR H | Bits | Bit Name | Description | Reset | Access | |-------|-----------|---------------------------|-------|--------| | [7:0] | VID[15:8] | Analog Devices Vendor ID. | 0x4 | R | # STREAM MODE REGISTER Address: 0x0E, Reset: 0x00, Name: STREAM\_MODE Defines the length of the loop when streaming data Table 22. Bit Descriptions for STREAM\_MODE | Bits | Bit Name | Description | Reset | Access | |-------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:0] | LOOP_COUNT | Sets the Data Byte Count Before Looping to Start Address. When streaming data, a non-zero value sets the number of data bytes written before the address loops back to the start address. A maximum of 255 bytes may be written using this approach. A value of 0x00, disables the loop back, so that addressing wraps around at the upper/lower limits of memory. | 0x0 | R/W | # TRANSFER CONFIGURATION REGISTER Address: 0x0F, Reset: 0x00, Name: TRANSFER\_CONFIG Controls how data moves between controller and target registers Table 23. Bit Descriptions for TRANSFER\_CONFIG | Bits | Bit Name | Description | Reset | Access | |-------|------------------------|--------------------------------------------------------------|-------|--------| | [7:3] | RESERVED | Reserved. | 0x0 | R | | 2 | KEEP_STREAM_LENGTH_VAL | Whet Set the Loop Counter Does Not Reset on CSB Rising Edge. | 0x0 | R/W | analog.com Rev. 0 | 35 of 44 Table 23. Bit Descriptions for TRANSFER CONFIG (Continued) | Bits | Bit Name | Description | Reset | Access | |-------|----------|-------------|-------|--------| | [1:0] | RESERVED | Reserved. | 0x0 | R | # INTERFACE CONFIGURATION C REGISTER Address: 0x10, Reset: 0x23, Name: INTERFACE CONFIG C Additional Interface Configuration Settings Table 24. Bit Descriptions for INTERFACE CONFIG C | 3its | Bit Name | Description | Reset | Access | |------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | 7:6] | CRC_ENABLE | CRC Enable. Written to enable/disable the use of CRC on the interface. The CRC_ENABLEB bit field must also be written with the inverted value of this bit field for the CRC to be enabled. | 0x0 | R/W | | | | 00: CRC Disabled. | | | | | | 01: CRC Enabled. | | | | | STRICT_REGISTER_ACCESS | Multibyte Registers Must Be Read/Written in Full. When this mode is enabled, all bytes of a multibyte register must be read/written in full. | 0x1 | R | | | | 0: Normal mode, no access restrictions. | | | | | | 1: Strict mode, multibyte registers require all bytes accessed. | | | | | RESERVED | Reserved. | 0x0 | R | | :2] | ACTIVE_INTERFACE_MODE | Active Mode the SPI Interface is Operating in. | 0x0 | R | | :0] | CRC_ENABLEB | Inverted CRC Enable. This must be written with the inverted value of the CRC_ENABLE. d | 0x3 | R/W | | | | 10: CRC Enabled | | | | | | 11: CRC Disable | | | # **INTERFACE STATUS A REGISTER** Address: 0x11, Reset: 0x00, Name: INTERFACE\_STATUS\_A Status bits are set to 1 to indicate an active condition and may be cleared by writing a 1 to the corresponding bit location Table 25. Bit Descriptions for INTERFACE\_STATUS\_A | Bits | Bit Name | Description | Reset | Access | |-------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | 7 | NOT_READY_ERR | Device Not Ready for Transaction. This error bit is set if the user attempts to execute a SPI transaction before the completion of digital initialization. | 0x0 | R/W1C | | [6:5] | RESERVED | Reserved. | 0x0 | R | | 4 | CLOCK_COUNT_ERR | Incorrect Number of Clocks Detected in a Transaction. | 0x0 | R/W | | 3 | CRC_ERR | Invalid/No CRC Received. This is set when the master fails to send a CRC or when the device calculates and checks the CRC and finds the CRC value is incorrect. | 0x0 | R/W1C | | 2 | RESERVED | Reserved. | 0x0 | R | analog.com Rev. 0 | 36 of 44 Table 25. Bit Descriptions for INTERFACE\_STATUS\_A (Continued) | Bits | Bit Name | Description | Reset | Access | |------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------|-------|--------| | 1 | REGISTER_PARTIAL_ACCESS_ERR | Set When Fewer Than Expected Number of Bytes Read/Written. This bit is only valid when strict register access is enabled. | 0x0 | R/W1C | | 0 | RESERVED | Reserved. | 0x0 | R | # **OUTPUT OPERATING MODE 0 REGISTER** Address: 0x20, Reset: 0xFF, Name: OUTPUT\_OPERATING\_MODE\_0 Configures the operating modes for Channel 0 to Channel 3 Table 26. Bit Descriptions for OUTPUT\_OPERATING\_MODE\_0 | Bits | Bit Name | Description | Reset | Access | |-------|-----------|------------------------------------------------------|-------|--------| | [7:6] | MODE_CH_3 | Mode Channel 3. Output operating mode for Channel 3. | 0x3 | R/W | | | | 00: Normal operation. | | | | | | 01: Powered down: 500Ω output impedance. | | | | | | 10: Powered down: $3.85k\Omega$ output impedance. | | | | | | 11: Powered down: 16kΩ output impedance. | | | | [5:4] | MODE_CH_2 | Mode Channel 2. Output operating mode for Channel 2. | 0x3 | R/W | | | | 00: Normal operation. | | | | | | 01: Powered down: $500\Omega$ output impedance. | | | | | | 10: Powered down: 3.85kΩ output impedance. | | | | | | 11: Powered down: 16kΩ output impedance. | | | | [3:2] | MODE_CH_1 | Mode Channel 1. Output operating mode for Channel 1. | 0x3 | R/W | | | | 00: Normal operation. | | | | | | 01: Powered down: $500\Omega$ output impedance. | | | | | | 10: Powered down: $3.85k\Omega$ output impedance. | | | | | | 11: Powered down: 16kΩ output impedance. | | | | [1:0] | MODE_CH_0 | Mode Channel 0. Output operating mode for Channel 0. | 0x3 | R/W | | | | 00: Normal operation. | | | | | | 01: Powered down: $500\Omega$ output impedance. | | | | | | 10: Powered down: $3.85 k\Omega$ output impedance. | | | | | | 11: Powered down: 16kΩ output impedance. | | | # **OUTPUT CONTROL 0 REGISTER** Address: 0x2A, Reset: 0x00, Name: OUTPUT\_CONTROL\_0 Configures output range for all channels analog.com Rev. 0 | 37 of 44 Table 27. Bit Descriptions for OUTPUT\_CONTROL\_0 | Bits | Bit Name | Description | Reset | Access | |-------|----------|-------------------------------------------------------------------------|-------|--------| | [7:3] | RESERVED | Reserved. | 0x0 | R | | 2 | RANGE | Output Range. Bitfield used to configure output range for all channels. | 0x0 | R/W | | | | 0: Range 0. Output will range from 0V to VREF | | | | | | 1: Range 1. Output will range from 0V to 2×VREF | | | | [1:0] | RESERVED | Reserved. | 0x0 | R | # **REFERENCE CONTROL 0 REGISTER** Address: 0x3C, Reset: 0x00, Name: REFERENCE\_CONTROL\_0 Configures reference source for all channels Table 28. Bit Descriptions for REFERENCE CONTROL 0 | Bits | Bit Name | Description | Reset | Access | |-------|----------|-------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:1] | RESERVED | Reserved. | 0x0 | R | | 0 | SEL | Reference Select. Selects the voltage reference source for all channels. | 0x0 | R/W | | | | 0: Select 0. VREF pin is an input pin, an external reference should be provided through this pin. | | | | | | 1: Select 1. VREF pin is an output pin, internal reference is used by the part and is also available on VREF pin. | | | # **MULTIPLEXER INPUT SELECT 0 REGISTER** Address: 0x93, Reset: 0x00, Name: MUX\_OUT\_SELECT\_0 Selects which of the multiplexer's input signals will be monitored on the MUX\_OUT pin Table 29. Bit Descriptions for MUX\_OUT\_SELECT\_0 | Bits | Bit Name | Description | Reset | Access | |-------|----------|------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:5] | RESERVED | Reserved. | 0x0 | R | | [4:0] | SEL | Multiplexer Input Select. Selects which of the multiplexer's input signals will be monitored on the MUX_OUT pin. | 0x0 | R/W | | | | 0x0: Powered down. MUX_OUT pin is powered down. An 80 kΩ impedance can be seen at the MUX_OUT pin. | | | | | | 0x1: VOUT0. A voltage representation of VOUT0 can monitored on MUX_OUT pin. | | | | | | 0x2: IOUT0 (source mode). A voltage representation of IOUT0 (source mode) can monitored on MUX_OUT pin. | | | | | | 0x3: IOUT0 (sink mode). A voltage representation of IOUT0 (sink mode) can monitored on MUX_OUT pin. | | | | | | 0x7: VOUT1. A voltage representation of VOUT1 can monitored on MUX_OUT pin. | | | | | | 0x8: IOUT1 (source mode). A voltage representation of IOUT1 (source mode) can monitored on MUX_OUT pin. | | | | | | 0x9: IOUT1 (sink mode). A voltage representation of IOUT1 (sink mode) can monitored on MUX_OUT pin. | | | | | | 0xD: VOUT2. A voltage representation of VOUT2 can monitored on MUX_OUT pin. | | | | | | 0xE: IOUT2 (source mode). A voltage representation of IOUT2 (source mode) can monitored on MUX_OUT pin. | | | | | | 0xF: IOUT2 (sink mode). A voltage representation of IOUT2 (sink mode) can monitored on MUX_OUT pin. | | | | | | 0x13: VOUT3. A voltage representation of VOUT3 can monitored on MUX_OUT pin. | | | | | | 0x14: IOUT3 (source mode). A voltage representation of IOUT3 (source mode) can monitored on MUX_OUT pin. | | | | | | 0x15: IOUT3 (sink mode). A voltage representation of IOUT3 (sink mode) can monitored on MUX_OUT pin. | | | analog.com Rev. 0 | 38 of 44 Table 29. Bit Descriptions for MUX\_OUT\_SELECT\_0 (Continued) | Bits | Bit Name | Description | Reset | Access | |------|-----------------------------------------------------------------------------------------------------------|-------------|-------|--------| | | 0x19: Die temperature. A voltage representation of internal die temperature can monitored on MUX_OUT pin. | | | | | | 0x1A: AGND. MUX_OUT pin internally tied to AGND. | | | | # STATUS CONTROL REGISTER Address: 0xC2, Reset: 0x04, Name: STATUS CONTROL Event flags due to start up sequence, interface, reset, and update can be read. Write 1 to clear. Table 30. Bit Descriptions for STATUS\_CONTROL | Bits | Bit Name | Description | Reset | Access | |-------|---------------|--------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:4] | RESERVED | Reserved. | 0x0 | R | | 3 | UPDATE_ERR | Update Error. Status to indicate that there was an attempt to update a DAC_Chn within 640ns since the last update. | 0x0 | R/W1C | | | | 0: Error 0. All updates successful. | | | | | | 1: Error 1. Overlapping updates attempted. | | | | 2 | RESET_WARNING | Reset Warning. Status to indicate if the device went through a reset event. | 0x1 | R/W1C | | | | 0: Warning 0. Reset warning flag cleared. | | | | | | 1: Warning 1. Reset event occurred. | | | | 1 | INTERFACE_ERR | Interface Error. Status to indicate an error flag is asserted in INTERFACE_STATUS_A. | 0x0 | R/W1C | | | | 0: Error 0. No interface error. | | | | | | 1: Error 1. Interface error. | | | | ) | RESERVED | Reserved. | 0x0 | R | # HARDWARE LDAC ENABLE 0 REGISTER Address: 0xD0, Reset: 0x0F, Name: HW\_LDAC\_EN\_0 Enable hardware LDAC functionality for channel 0 to channel 3 Table 31. Bit Descriptions for HW\_LDAC\_EN\_0 | Bits | Bit Name | Description | Reset | Access | |-------|-------------|------------------------------------------------------------------------------------------|-------|--------| | [7:4] | RESERVED | Reserved. | 0x0 | R | | 3 | HLD_EN_CH_3 | Hardware LDAC Enable Channel 3. Enable/disable hardware LDAC functionality on Channel 3. | 0x1 | R/W | | | | 0: HLD En 0. Disable hardware LDAC on Channel 3. | | | | | | 1: HLD En 1. Enable hardware LDAC on Channel 3. | | | | 2 | HLD_EN_CH_2 | Hardware LDAC Enable Channel 2. Enable/disable hardware LDAC functionality on Channel 2. | 0x1 | R/W | | | | 0: HLD En 0. Disable hardware LDAC on Channel 2. | | | | | | 1: HLD En 1. Enable hardware LDAC on Channel 2. | | | analog.com Rev. 0 | 39 of 44 Table 31. Bit Descriptions for HW LDAC EN 0 (Continued) | Bits | Bit Name | Description | Reset | Access | |------|-------------|------------------------------------------------------------------------------------------|-------|--------| | 1 | HLD_EN_CH_1 | Hardware LDAC Enable Channel 1. Enable/disable hardware LDAC functionality on Channel 1. | 0x1 | R/W | | | | 0: HLD En 0. Disable hardware LDAC on Channel 1. | | | | | | 1: HLD En 1. Enable hardware LDAC on Channel 1. | | | | 0 | HLD_EN_CH_0 | Hardware LDAC Enable Channel 0. Enable/disable hardware LDAC functionality on Channel 0. | 0x1 | R/W | | | | 0: HLD En 0. Disable hardware LDAC on Channel 0. | | | | | | 1: HLD En 1. Enable hardware LDAC on Channel 0. | | | # SOFTWARE LDAC ENABLE 0 REGISTER Address: 0xD1, Reset: 0x0F, Name: SW LDAC EN 0 Enable software LDAC functionality for Channel 0 to Channel 3 Table 32. Bit Descriptions for SW\_LDAC\_EN\_0 | Bits | Bit Name | Description | Reset | Access | |-------|-------------|------------------------------------------------------------------------------------------|-------|--------| | [7:4] | RESERVED | Reserved. | 0x0 | R | | 3 | SLD_EN_CH_3 | Software LDAC Enable Channel 3. Enable/disable software LDAC functionality on Channel 3. | 0x1 | R/W | | | | 0: SLD En 0. Disable software LDAC on Channel 3. | | | | | | 1: SLD En 1. Enable software LDAC on Channel 3. | | | | 2 | SLD_EN_CH_2 | Software LDAC Enable Channel 2. Enable/disable software LDAC functionality on Channel 2. | 0x1 | R/W | | | | 0: SLD En 0. Disable software LDAC on Channel 2. | | | | | | 1: SLD En 1. Enable software LDAC on Channel 2. | | | | 1 | SLD_EN_CH_1 | Software LDAC Enable Channel 1. Enable/disable software LDAC functionality on Channel 1. | 0x1 | R/W | | | | 0: SLD En 0. Disable software LDAC on Channel 1. | | | | | | 1: SLD En 1. Enable software LDAC on Channel 1. | | | | 0 | SLD_EN_CH_0 | Software LDAC Enable Channel 0. Enable/disable software LDAC functionality on channel 0 | 0x1 | R/W | | | | 0: SLD En 0. Disable software LDAC on Channel 0. | | | | | | 1: SLD En 1. Enable software LDAC on Channel 0. | | | # **DAC REGISTER** Address: 0xD3 to 0xD9 (Increments of 2), Reset: 0x0000, Name: DAC Chn 16-bit data defines the voltage of VOUTn pin, where n is the channel number DAC\_Ch0: 0xD2-0xD3 DAC\_Ch1: 0xD4-0xD5 DAC\_Ch2: 0xD6-0xD7 DAC\_Ch3: 0xD8-0xD9 analog.com Rev. 0 | 40 of 44 # Table 33. Bit Descriptions for DAC\_Chn | Bits | Bit Name | Description | Reset | Access | |--------|----------|----------------------------------------------------------------------------------------|-------|--------| | [15:0] | DAC_VAL | DAC Value. 16-bit data defines the voltage of VOUTn pin, where n is the channel number | 0x0 | R/W | # **MULTIPLE DAC REGISTER** Address: 0xDB, Reset: 0x0000, Name: MULTI\_DAC\_CH Data written to this register also writes all DAC\_CHn selected in MULTI\_DAC\_SEL\_0 Table 34. Bit Descriptions for MULTI\_DAC\_CH | Bits | Bit Name | Description | Reset | Access | |--------|---------------|----------------------------------------------------------------------------------------------------|-------|--------| | | | Multiple DAC Value. Data written to all DAC_Chn selected in Multi_DAC_SEL_0. Read data will always | | | | [15:0] | MULTI_DAC_VAL | return the latest data written. | 0x0 | R/W | # **MULTIPLE DAC SELECT 0 REGISTER** Address: 0xDC, Reset: 0x0F, Name: MULTI\_DAC\_SEL\_0 Select which DAC\_Chn will be written when a write operation is executed on Multi\_DAC\_Ch; only applies DAC\_Ch0 to DAC\_Ch3 Table 35. Bit Descriptions for MULTI DAC SEL 0 | Bits | Bit Name | Description | Reset | Access | |-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:4] | RESERVED | Reserved. | 0x0 | R | | 3 | MD_SEL_CH_3 | Multiple DAC Select Channel 3. If selected, write operation on Multi_DAC_Ch also writes DAC_Ch3 with the same data. If deselected, write operation on Multi_DAC_Ch will have no effect on DAC_Ch3. | 0x1 | R/W | | | | 0: MD Sel 0. Deselect DAC_Ch3 for Multi_DAC_Ch operation. | | | | | | 1: MD Sel 1. Select DAC_Ch3 for Multi_DAC_Ch operation. | | | | 2 | MD_SEL_CH_2 | Multiple DAC Select Channel 2. If selected, write operation on Multi_DAC_Ch also writes DAC_Ch2 with the same data. If deselected, write operation on Multi_DAC_Ch will have no effect on DAC_Ch2. | 0x1 | R/W | | | | 0: MD Sel 0. Deselect DAC_Ch2 for Multi_DAC_Ch operation. | | | | | | 1: MD Sel 1. Select DAC_Ch2 for Multi_DAC_Ch operation. | | | | 1 | MD_SEL_CH_1 | Multiple DAC Select Channel 1. If selected, write operation on Multi_DAC_Ch also writes DAC_Ch1 with the same data. If deselected, write operation on Multi_DAC_Ch will have no effect on DAC_Ch1. | 0x1 | R/W | | | | 0: MD Sel 0. Deselect DAC_Ch1 for Multi_DAC_Ch operation. | | | | | | 1: MD Sel 1. Select DAC_Ch1 for Multi_DAC_Ch operation. | | | | 0 | MD SEL CH 0 | Multiple DAC Select Channel 0. If selected, write operation on Multi_DAC_Ch also writes DAC_Ch0 with the same data. If deselected, write operation on Multi_DAC_Ch will have no effect on DAC_Ch0. | 0x1 | R/W | | - | = | 0: MD Sel 0. Deselect DAC_Ch0 for Multi_DAC_Ch operation. | | | | | | 1: MD Sel 1. Select DAC Ch0 for Multi DAC Ch operation. | | | # **SOFTWARE LDAC TRIGGER 0 REGISTER** Address: 0xDD, Reset: 0x00, Name: SW\_LDAC\_TRIG\_0 analog.com Rev. 0 | 41 of 44 Initiates transfer of Input\_Chn to DAC\_Chn; Only takes effect on enabled channels identified by SW\_LDAC\_En\_0 Table 36. Bit Descriptions for SW\_LDAC\_TRIG\_0 | Bits | Bit Name | Description | Reset | Access | |-------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | 7 | SLD_TRIG_0 | Software LDAC Trigger 0. When set, initiates transfer of Input_Chn to DAC_Chn, where n is the channel number as enabled by SW_LDAC_En_0. Writing 0 will have no effect. | 0x0 | W | | [6:0] | RESERVED | Reserved. | 0x0 | R | #### **MULTIPLE INPUT REGISTER** Address: 0xDF, Reset: 0x0000, Name: MULTI INPUT CH Data written to this register also writes all Input\_Chn selected in Multi\_Input\_Sel\_0; read data will always return the latest data written Table 37. Bit Descriptions for MULTI INPUT CH | Bits | Bit Name | Description | Reset | Access | |--------|-----------------|---------------------------------------------------------------------------------------------------------|-------|--------| | | | Multiple Input Value. Data to be written to all Input_Chn selected in Multi_Input_Sel_0. Read data will | | | | [15:0] | MULTI_INPUT_VAL | always return the latest data written. | 0x0 | R/W | #### **MULTIPLE INPUT SELECT 0 REGISTER** Address: 0xE0, Reset: 0x0F, Name: MULTI\_INPUT\_SEL\_0 Select which Input Chn will be written when a write operation is executed on Multi Input Ch; only applies Input Ch0 to Input Ch3 Table 38. Bit Descriptions for MULTI\_INPUT\_SEL\_0 | Bits | Bit Name | Description | Reset | Access | |-------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:4] | RESERVED | Reserved. | 0x0 | R | | 3 | MI_SEL_CH_3 | Multiple Input Select Channel 3. If selected, write operation on Multi_Input_Ch also writes Input_Ch3 with the same data. If deselected, write operation on Multi_DAC_Ch will have no effect on Input_Ch3. | 0x1 | R/W | | | | 0: MI Sel 0. Deselect Input_Ch3 for Multi_Input_Ch operation. | | | | | | 1: MI Sel 1. Select Input_Ch3 for Multi_Input_Ch operation. | | | | 2 | MI_SEL_CH_2 | Multiple Input Select Channel 2. If selected, write operation on Multi_Input_Ch also writes Input_Ch2 with the same data. If deselected, write operation on Multi_DAC_Ch will have no effect on Input_Ch2. | 0x1 | R/W | | | | 0: MI Sel 0. Deselect Input_Ch2 for Multi_Input_Ch operation. | | | | | | 1: MI Sel 1. Select Input_Ch2 for Multi_Input_Ch operation. | | | | 1 | MI_SEL_CH_1 | Multiple Input Select Channel 1. If selected, write operation on Multi_Input_Ch also writes Input_Ch1 with the same data. If deselected, write operation on Multi_DAC_Ch will have no effect on Input_Ch1. | 0x1 | R/W | | | | 0: MI Sel 0. Deselect Input_Ch1 for Multi_Input_Ch operation. | | | | | | 1: MI Sel 1. Select Input_Ch1 for Multi_Input_Ch operation. | | | analog.com Rev. 0 | 42 of 44 #### Table 38. Bit Descriptions for MULTI INPUT SEL 0 (Continued) | Bits | Bit Name | Description | Reset | Access | |------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | 0 | MI_SEL_CH_0 | Multiple Input Select Channel 0. If selected, write operation on Multi_Input_Ch also writes Input_Ch0 with the same data. If deselected, write operation on Multi_DAC_Ch will have no effect on Input_Ch0. 0: MI Sel 0. Deselect Input_Ch0 for Multi_Input_Ch operation. 1: MI Sel 1. Select Input_Ch0 for Multi_Input_Ch operation. | 0x1 | R/W | #### SOFTWARE LDAC TRIGGER 0 REGISTER Address: 0xE1, Reset: 0x00, Name: SW\_LDAC\_TRIG\_0 Initiates transfer of Input\_Chn to DAC\_Chn; only takes effect on enabled channels identified by SW\_LDAC\_En\_0 Table 39. Bit Descriptions for SW\_LDAC\_TRIG\_0 | Bits | Bit Name | Description | Reset | Access | |-------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | 7 | SLD_TRIG_0 | Software LDAC Trigger 0. When set, initiates transfer of Input_Chn to DAC_Chn, where n is the channel number as enabled by SW_LDAC_En_0. Writing 0 will have no effect. | 0x0 | W | | [6:0] | RESERVED | Reserved. | 0x0 | R | #### **INPUT REGISTER** Address: 0xE3 to 0xE9 (Increments of 2), Reset: 0x0000, Name: INPUT\_CHn A write to this register does not update the output voltage of the device; hardware LDAC or software LDAC is required to push data from INPUT\_CHn to DAC\_Chn, which will also update the output Table 40. Bit Descriptions for INPUT\_CHn | Bits | Bit Name | Description | Reset | Access | |--------|-----------|-------------------------------------------------------------------|-------|--------| | [15:0] | INPUT_VAL | Input Value. 16-bit INPUT_CHn data where n is the channel number. | 0x0 | R/W | analog.com Rev. 0 | 43 of 44 # **OUTLINE DIMENSIONS** Figure 80. 25-Ball Wafer Level Chip Scale Package [WLCSP] (CB-25-11) Dimensions shown in millimeters # **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Packing Quantity | Package Option | |--------------------|-------------------|---------------------------------------------|------------------|----------------| | AD3531RBCBZ-RL7 | -40°C to +125°C | 25-Ball WLCSP (2.143mm × 2.193mm × 0.500mm) | Reel, 1500 | CB-25-11 | | AD3531RBCBZ-RL7 | -40°C to +125°C | 25-Ball WLCSP (2.143mm × 2.193mm × 0.500mm) | Reel, 1500 | CB-25-11 | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. # **EVALUATION BOARD** | Model <sup>1</sup> | Description | | | |--------------------|------------------|--|--| | EVAL-AD3531RARDZ | Evaluation Board | | | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.